National Library of Canada Bibliothèque nationale du Canada Canadian Theses Service Service des thèses canadiennes Ottawa, Canada K1A 0N4 ## NOTICE The quality of this microform is heavily dependent upon the quality of the original thesis submitted for microfilming. Every effort has been made to ensure the highest quality of reproduction possible. If pages are missing, contact the university which granted the degree. Some pages may have indistinct print especially if the original pages were typed with a poor typewriter ribbon or if the university sent us an inferior photocopy. Reproduction in full or in part of this microform is governed by the Canadian Copyright Act, R.S.C. 1970, c. C-30, and subseques amendments. ### **AVIS** La qualité de cette microforme dépend grandement de la qualité de la thèse soumise au microfilmage. Nous avons tout fait pour assurer une qualité supérieure de reproduction. S'il manque des pages, veuillez communiquer avec l'université qui a conféré le grade. La qualité d'impression de certaines pages peut laisser à désirer, surtout si les pages originales ont été dactylographiées à l'aide d'un ruban usé ou si l'université nous a fait parvenir une photocopie de qualité inférieure. La reproduction, même partielle, de cette microforme est soumise à la Loi canadienne sur le droit d'auteur, SRC 1970, c. C-30, et ses amendements subséquents. # University of Alberta # A GATE-ARRAY DESIGN APPROACH FOR AN ANALOG TO DIGITAL INTERFACE FOR DATA ACQUISITIONS AND TRANSFERS by $\widehat{\mathbb{C}}$ # Makarand Paranjape A thesis submitted to the Faculty of Graduate Studies and Research in partial fulfillment of the requirements for the degree of Master of Science Department of Electrical Engineering Edmonton, Alberta Fall, 1990 **National Library** of Canada Bibliothèque nationale du Canada Canadian Theses Service Service des thèses canadiennes Ottawa, Canada K1A ON4 The author has granted an irrevocable nonexclusive licence allowing the National Library of Canada to reproduce, loan, distribute or sell copies of his/her thesis by any means and in any form or format, making this thesis available to interested persons. The author retains ownership of the copyright in his/her thesis. Neither the thesis nor substantial extracts from it may be printed or otherwise reproduced without his/her permission. L'auteur a accordé une licence irrévocable et non exclusive permettant à la Bibliothèque nationale du Canada de reproduire, prêter, distribuer ou vendre des copies de sa thèse de quelque manière et sous quelque forme que ce soit pour mettre des exemplaires de cette thèse à la disposition des personnes intéressées. L'auteur conserve la propriété du droit d'auteur "qui protège sa thèse. Ni la thèse ni des extraits substantiels de celle-ci ne doivent être imprimés ou autrement reproduits sans son autorisation. ISBN 0-315-65070-2 ### UNIVERSITY OF ALBERTA #### RELEASE FORM NAME OF AUTHOR: Makarand Paranjape TITLE OF THESIS: A Gate-Array Design Approach for an Analog to Digital Interface for Data Acquisitions and DEGREE FOR WHICH THIS THESIS WAS PRESENTED: Master of Science YEAR THIS DEGREE GRANTED: 1990 Permission is hereby granted to The University of Alberta Library to reproduce single copies of this thesis and to lend or sell such copies for private, scholarly or scientific research purposes only. The author reserves other publication rights, and neither the thesis nor extensive extracts from it may be printed or otherwise reproduced without the author's written permission. (Signed) .... Permanent Address 10356-146th Street Edmonton, Alberta Canada Dated: Sept. 6, 1990 #### **UNIVERSITY OF ALBERTA** ### FACULTY OF GRADUATE STUDIES AND RESEARCH The undersigned certify that they have read, and recommend to the Faculty of Graduate Studies and Research, for acceptance, a thesis entitled A Gate-Array Design Approach for an Analog to Digital Interface for Data Acquisitions and Transfers submitted by Makarand Paranjape in partial fulfillment of the requirements for the degree of Master of Science. Dr. K, Stromsmoe - Supervisor Seid a Stronger Dr. J. Leonard Dr. P. Smy Date 4 Slipt 1990 #### **Abstract** The research outlined in this thesis involves the design of a logic gate-array I.C. which can be used in certain data handling applications. The design allows for fast digital data acquisitions and the transfer of captured data at significantly slower rates. With these features in mind, this device is well-suited for use as a principle module in digital storage oscilloscope (DSO) systems. Furthermore, the A.D.I.D.A.T., an acronym for analog-to-digital interface for data acquisitions and transfers, makes use of a novel approach in its ability to capture pretrigger information. This is a highly desireable feature in DSO's, and can only be accomplished using digital techniques. Thus, with all control logic circuitry implemented on a single gate array, the ADIDAT-based digital storage scope can provide a compact, efficient, and cost-effective system. Since this document only outlines the design of the ADIDAT module, one out of a series of comprehensive simulations of the system is included. This will be used as a means to analyze the resulting circuit performance. #### **Acknowledgements** I would like to thank my supervisor, Dr. Keith Stromsmoe, for his guidance and support throughout this research project. Also, I would like to thank Dr. Lj Ristic, Dr. P. Smy, and Dr. R. Lawson for their invaluable help with this thesis. In this endeavor, many people contributed helpful suggestions to problems and hurdles which had to be overcome. In this respect, I would like to thank Steve Slupsky (AMC-Applications Engineer), Randy White (AMC-Technologist), Norman Jantz (Sun System Manager), Mladen Rajhard, Strart Olsen, Melinda Wilson, and Mike Anton. Most importantly, however, I would like to thank my parents, who were not only encouraging and supportive throughout this project, but also showed a great deal of understanding and patience during my university education. # **Table of Contents** | 1. Introduction | 1 | |-------------------------------------------------------------------|----| | 1.1. Background | 4 | | 1.1.1. Concepts of an Analog Oscilloscope | 4 | | 1.1.2. Concepts of the Digital Storage Oscilloscope | 7 | | 1.1.3. Introduction to Sampling | 10 | | 1.1.4. Flash Analog-to-Digital Converters | 15 | | 2. Designing the ADIDAT | 20 | | 2.1. Previous Work | 20 | | 2.2. Design Considerations | 20 | | 2.3. Design Procedure | 22 | | 2.4. System Overview | 26 | | 2.5. The ADIDAT-Based DSO | 27 | | 2.6. Digital Storage Oscilloscope Operation | 27 | | 2.6.1 Capture Control | 30 | | 2.6.2 Refresh | 30 | | 2.6.3 Roll | 31 | | 2.6.4 Pretrigger Options | 32 | | 2.6.5 Storage Record Size | 33 | | 2.6.6 Memory Block Selector | 33 | | 2.6.7 Long Record Option | 35 | | 2.6.8 Memory Block Loading | 35 | | 2.6.9 Store, Clear, and Recall | 36 | | 2.6.10 Timebase Selection | 37 | | 2.6.11 Execution Control | 37 | | 2.6.12 The Keypad | 40 | | 2.6.13 Memory Elements | 44 | | 3. Principles of Waveform Storage and Display | 49 | | 3.1 Storage With 0% Pretrigger | 51 | | 3.2 Storage With 25% Pretrigger | 52 | | 3.2.1 Triggering after pretrigger counter reaches terminal count | 52 | | 3.2.2 Triggering before pretrigger counter reaches terminal count | 52 | | 3.3 Storage With 50% Pretrigger | 53 | | 3.3.1 Triggering after pretrigger counter reaches terminal count | 53 | | 3.3.2 Triggering before pretrigger counter reaches terminal count | 53 | | 3.4 Storage With 75% Pretrigger | 54 | | 3.4.1 Triggering after pretrigger counter reaches terminal count | 54 | | 3.4.2 Triggering before pretrigger counter reaches terminal count | | | 3.5 Storage With 100% Pretrigger | 55 | |-------------------------------------------------------------------|-------| | 3.5.1 Triggering after pretrigger counter reaches terminal count | 55 | | 3.5.2 Triggering before pretrigger counter reaches terminal count | 55 | | 3.6 Recalling With 25% Pretrigger | 59 | | 3.6.1 Triggering after pretrigger counter reaches terminal count | 59 | | 3.6.2 Triggering before pretrigger counter reaches terminal count | 59 | | 4. Major Circuit Blocks of the ADIDAT | 61 | | 4.1. Pretrigger Control Circuitry | 61 | | 4.1.1 0% Pretrigger | 65 | | 4.1.2 25% Pretrigger | 72 | | 4.1.3 50% and 75% Pretrigger | 73 | | 4.1.4 100% Pretrigger | 73 | | 4.1.5 Increased Record Lengths | 74 | | 4.1.6 Other Circuit Components | 74 | | 4.2. The Memory Counter Block | 76 | | 4.3. Memory Addressing and RAM Costrol Circuitry | 80 | | 4.4. Prescalers | 87 | | 4.5. Latches | 88 | | 4.5.1 Pre-Latch Module | 89 | | 4.5.2 Post-Latch Module | 91 | | 4.5.3 Time-Latch Module | . 91 | | 4.6. Counters | 92 | | 4.7. Timebase Generation Circuitry | . 94 | | 4.8. Control Circuitry for the External L.E.D.'s | . 98 | | 5. Testing the ADIDAT | . 103 | | 5.1. Design Implementation and Procedure | . 103 | | 5.2. Simulation Techniques | . 110 | | 5.3. Simulation Results | . 111 | | 6. Conclusions | . 118 | | 7. References | . 120 | | 8. Appendicies | . 123 | | * * | | # List of Figures | Figure 1.1: A Simplified Block Diagram of an Analog Oscilloscope | Page 6 | |------------------------------------------------------------------------|---------| | Figure 1.2: An Example Showing Pretrigger Information | Page 8 | | Figure 1.3: Signal Measurement Using Varying Sampling Rates | Page 11 | | Figure 1.4: Sampling at the Nyquist Rate | Page 12 | | Figure 1.5: Sampling at Twice the Nyquist Rate | Page 13 | | Figure 1.6: Sampling at an Adequate Rate | Page 14 | | Figure 1.7: Block Diagram of the Flash ADC | Page 18 | | Figure 1.8: Pinout for Samsung's KSV3100A-8 ADC | Page 19 | | Figure 2.1: The Basic Y-Chart | Page 23 | | Figure 2.2: The Y-Chart Used in the Design Process | Page 25 | | Figure 2.3: A General Block Diagram for a Digital Storage Oscilloscope | Page 28 | | Figure 2.4: The DSO Using the ADIDAT Module | Page 29 | | Figure 2.5: Pretrigger Options | Page 39 | | Figure 2.6: The Keypad Format | Page 41 | | Figure 2.7: Timing Diagrams for the Static RAM | Page 47 | | Figure 2.8: Timing Diagrams for the Dual-Ported RAM | Page 48 | | Figure 4.1: The PRETRIGGER Module | Page 62 | | Figure 4.2: Exclusive-Or Circuitry for 0% Pretrigger | Page 67 | | Figure 4.3: Internal Reset Circuitry | Page 68 | | Figure 4.4: Pretrigger Enabling Circuitry | Paçғ 69 | | Figure 4.5: Posttrigger Enabling Circuitry | Page 71 | | Figure 4.6: YD_NOT in The Pretrigger Module | Page 77 | | Figure 4.7: A General Block Diagram for the ADIDAT Memory Elements | Page 86 | | Figure 4.8: The PRE_LATCH Data Register | Page 90 | | Figure 4.9: I/O For the 32:1 Multiplexer | Page 95 | | Figure 4.10: Timebase Organization | Page 96 | | Figure 4.11: Layout of the LED's | Page 100 | |-------------------------------------------------------|-----------| | Figure 4.12: Block Diagram of the RAM_LED Module | Page 101 | | Figure 5.1: Steps Required to Complete a Logic Design | Page 104 | | Figure 5.2: Heirarchial Level Structure | Page 106 | | Figure 5.3: An Example Showing a Heirarchial Design | Page 108 | | Figure 5.4: The Heirarchy of the ADIDAT Module | Page 109 | | Figure 5.5: The Second Input Waveform | .Page 114 | # GLOSSARY OF SYMBOLS AND TERMS ## **GENERAL TERMS:** ADIDAT Analog To Digital Interface for Data Acquisitions and Transfers A-D or A/D analog-to-digital converter, or ADC ASIC Application Specific Integrated Circuit CMOS Complementary Metal Oxide Semiconductor count pretrigger counter is stored with this value when transferring data CRT Cathode Ray Tube D-A or D/A digital-to-analog converter, or DAC DPR Dual-Port RAM DSO Digital Storage Oscilloscope DSP Digital Signal Processor/Processing ECL Emitter-Coupled Logic EPLD Eraseable, Programmable Logic Device f frequency hex hexadecimal based number (base 16) IC Integrated Circuit Kbyte kilobyte, or 1024 bytes LDS Logic Design System (LSI Logic Corp.) LED light emitting diode LSB least significant bit LSED Logic Schematics EDitor (LSI Logic Corp.) KHz Kilohertz MHz Megahertz MSB most significant bit MSI redium-scale integration mux multiplexer NET nework level in a schematic using LSED PC-board printed-circuit board posttrigger the time after the arrival of a valid trigger pretrigger the time before the arrival of a valid trigger R/W' read/not write line R/W read/write line RAM Random Access Memory RECORD LENGTH the amount of memory used for a data record REFRESH a mode of storing input data .ROLL a mode of storing input data S-R flip-flop a Set-Reset flip-flop SCL Simulation Control Language (LSI Logic Corp.) SYM symbol level in a schematic using LSED TC the terminal count value of a counter (ie TC=15 for a 4-bit counter) VLSI Very Large Scale Integration XOR exclusive-OR gate, or EXOR gate XTAL crystal oscillator ### **SIGNAL NAMES:** @ address lines to RAMs (Fig.3) ACQCOMP a signal generated indicating a complete acquisition sequence ADDR address lines generated for DPR (Fig.3) BLK 4-bit variable assigning data to a memory block BLK3 3 most significant bits of variable BLK BLKLOAD variable used to hold the BLK value BLSB least significant bit of variable BLK CAP\_DIS an input signal which indicates a data capture or transfer sequence CD clear direct signal for latches CLEAR active-high signal used to clear variables in latches CLK input clock signal for the counters CLR clear signal for counters CNTR\_SEL an input signal into "SELECTOR" which selects post/pre-trigger counter CO the carry-out signal generated by a 11-bit counter D data lines (Fig.3) DATAIN 8-bit input lines into ADIDAT for the digitized signal EN enable signal for counters EN\_DEC signal to enable the 4-bit shift register in "SELECTOR" EN\_M\_B active-high signal which enables the 11th bit of the counter EXTCLK an external, user-definable clock input to "CLKS" GN active-low enable signal for latches LATC∺ED signal used for latching data into "POST\_LATCH" LD load signal for latches LOAD load signal for counters MEM\_SEL input signal to select 1 Kbyte or 2 Kbyte record storage PRE100 input signals used to set the pretrigger value PRE50 input signals used to set the pretrigger value PRE25 input signals used to set the pretrigger value R\_RESET an internal-reset signal for the "PRETRIGGER" module RECALL signal used to load pretrigger terminal count into counters SHORT\_CO the carry-out signal generated by a 10-bit counter STORE active-high signal used to hold variables in latches TC input signal for "POST\_LATCH" TIMESEL input signal to ADIDAT used to change acquisition rate TRIG the trigger input line for module "CIRCUIT1" TRIGGER the trigger input signal into the ADIDAT UPDOWN used in conjunction with TIMESEL to increment/decrement rate XCLK the system clock input in "CLKS" YD\_NOT an artificial trigger signal generated within the "MEM\_CTR" module ### **CIRCUIT MODULES:** Note: This section is not listed alphabetically, but rather heirarchially "FINAL1" topmost module of the ADIDAT "CLKS" contained within "FINAL1" "COUNT4F" contained within "FINAL1" "PRE\_LATCH" contained within "FINAL1" "CIRCUIT1" contained within "FINAL1" "TIME\_LATCH" contained within "CLKS" "P\$2" contained within "CLKS" "PS4" contained within "CLKS" "PS10" contained within "CLKS" "MUX32TO1" contained within "CLKS" "UDC8" contained within "CLKS" "LATCH3" contained within "PRE\_LATCH" "DMUX4216" contained within "PRE\_LATCH" "LATCH5" contained within "TIME\_LATCH" "DMUX4216" contained within "TIME\_LATCH" "TESTER" contained within "CIRCUIT1" "POST\_LATCH" contained within "CIRCUIT1" "RAM\_LED" contained within "CIRCUIT1" "SELECTOR" contained within "CIRCUIT1" "MEM\_CTR" contained within "TESTER" "PRETRIGGER" contained within "TESTER" "COUNT11F" contained within "MEM\_CTR" and "PRETRIGGER" "MUX32" contained within "MEM\_CTR" and "PRETRIGGER" "SEL" contained within "PRETRIGGER" "COUNT4F" contained within "COUNT11F" "COUNT2F" contained within "COUNT11F" "COUNT1F" contained within "COUNT11F" "LATCH11" contained within "POST\_LATCH" "DMUX4216" contained within "POST\_LATCH" "RAM\_ADD" contained within "SELECTOR" "DATA\_REG" contained within "SELECTOR" "ADD\_MUX" contained within "SELECTOR" "ADD\_SEL" contained within "SELECTOR" "SR4" contained within "SELECTOR" "TRI\_REG" contained within "SELECTOR" ### KEYPAD: Note: This section is not listed alphabetically, but rather in the order of appearance EXECUTE keypad key used to initiate an action CAP\_DIS keypad key to select capture or display mode DPR Dual-Port RAM LOCK keypad key used to halt storage into display RAM RAM Random Access Memory HOLD keypad key used to halt storage in storage RAM REL keypad key to allow storage in the memory ROLL MODE keypad key to select the roll mode REFRESH MODE keypad key to select the refresh mode SINGLE CAPTURE keypad key used for a single event capture CONT. CAPTURE keypad key used for a continual storage of data RECORD LENGTH the amount of data to be stored in memory 1K selection key for 1 kilobyte of data to be stored 2K selection key for 2 kilobytes of data to be stored LONG\_REC keypad key allowing a 16-Kbyte record RESET\_MODE keypad key to change capture modes PRETRIGGER determines the amount of data stored prior to triggering TIME UP keypad key to step up the rate of acquisition TIME DOWN keypad key to step down the rate of acquisition STORE keypad key used in storing variables RECALL keypad key used in recalling a data record CLR keypad key used to clear stored variables BLK\_LD keypad key to store the BLK variable ## 1. Introduction In recent years, phenomenal growths and expansions have occurred in digital system techniques and applications. A trend is now prevalent where even traditional analog applications rely on some underlying digital technology. This innovation stems mainly because of the economic feasibility and data manipulation capabilities associated with digital systems. A typical example of the advancement into the realm of digitalization can be seen with the oscilloscope. Previously thought of as a purely analog testing device, the digital oscilloscope now easily outnumbers its' analog counterpart. The progression into the digital domain from the analog necessitates the requirement of some type of converter which changes analog signals to digital ones. The method of conversion should be fast in order to maintain the resolution and accuracy of the original signal. The need for high-speed analog-to-digital converters is apparent, and associated with it are the resulting fast data streams which need to be handled. The emergence of fast digital data records can be seen everywhere in todays society, ranging from information sent by satellites to information transfer with the use of a FAX machine. The electronics industry has made numerous technical advances in the design of high speed analog-to-digital converters [1-3]. This has been made possible through the increased use of VLSI design techniques and improved fabrication technologies. The resulting A-to-D component can contain a larger number of comparators for the same die size, and therefore be more accurate while remaining economically feasible. As principal modules in most data acquisition systems, this development has had a large impact on conversion performance of analog signals into digital data for processing purposes. The rapid conversion of high frequency signals from the analog to the digital domain has not been the only challenge to overcome. The fast digital signal which results must then be processed by the system. Although digital signal processing (DSP) integrated circuits are widely available on the market, their processing capabilities are limited to signals in real-time applications in the audio frequency range. However, it is fortunate that not all situations require real-time processing, that is, a system which performs instantaneous and continuous online analysis of incoming data. Many DSP applications can collect data, store it, and perform the processing task in subsequent off-line steps. In such quasi real-time systems, the data processing stage is not critically related to the timing of the data source, and thus, can be much slower. Although the analyzing step occurs at a reduced rate in comparison with a full real-time system, these systems still require fast and large memories to capture the required data quickly from the analog-to-digital converter [4]. With these requirements in mind, research was conducted in the development of a quasi real-time based, high speed data acquisition device. In terms of the present technology available, many design routes could be considered. However, keeping in mind that the circuit architecture could reach in excess of 7000 logic gates (an equivalent of 28,000 transistors), computer graphic tools for VLSI (Very Large Scale Integration) design were utilized. Design-work therefore involved the use of computer-aided design software, which is now quite commonplace in the microelectronics industry. The circuit can therefore be realized in the form of a single chip integrated circuit using a type of cell-based design architecture. With this scheme, a designer can "build" the circuit on a computer by selecting a pre-designed selection of logic gates and functions from a macrocell library. This library of parts allows direct cell selection and thus, the user need not provide the interconnections for each individual component transistor [5,6]. This thod of computer-aided design (CAD), called schematic capturing, not only provides the cell interconnections to build the entire circuit, but generally allows the user to simulate the result using available simulation software packages. Thus, the single chip design, referred to as ADIDAT (Analog-to-Digital Interface for Data Acquisition and Transfer) becomes a highly integrated solution which will allow the user to interface between a high speed A-to-D converter and a relatively slow microprocessor/RAM system in quasi real-time applications. Therefore, the ADIDAT, in conjunction with a temporary storage builter, can be used in situations where the microprocessor cannot handle the fast A/D samples in real time. The design of this application-specific integrated circuit, or ASIC, was brought about from the growing need to interface between fast digital data sources and relatively slower microprocessor-based systems. The acquisition device should not only manage the data systematically, but should do so in a cost-effective manner. To this end, the ADIDAT design described within this document, fulfills these requirements. This single chip design could be incorporated in many digital signal processing front-end applications, such as video sampling and image processing. However, for the purpose of this project, the aim of the design will be to implement it as a building block for the use in a digital storage oscilloscope (DSO). The remainder of this discussion will deal with data acquisitions of digitized waveforms pertaining to the storage and retrieval methods found in digital storage oscilloscopes. System operation will be controlled by the dedicated circuitry found within the custom-designed integrated circuit, to be discussed in detail. The use of the ADIDAT in DSO applications is ideal because of the quasi real-time nature of the system. By using the device as a peripheral unit to an existing analog oscilloscope, a hybrid analog/digital oscilloscope can be constructed with minimal external circuitry. This would require that the captured digitized data be reconstructed back into the original analog signal so that it may be displayed on a conventional oscilloscope screen. However, if the ADIDAT was used solely in a non-hybrid, digital oscilloscope format with a standard monitor, then the digitized waveform need not be converted back to the analog domain if a CRT (cathode ray tube) controller or video processor chip was employed. Since the final instrument makes use of a custom designed integrated circuit, the resulting component count will be drastically reduced with the benefit of reliability and ease of maintenance [7]. Thus, employing the ADIDAT would be a cheap and effective method of obtaining the characteristics desired from a digital storage oscilloscope. The digital method of storing waveforms provides many significant advantages. Notably, it facilitates the viewing of pretrigger information and also allows the display of waveforms free from flicker or jitter over extended periods of time [3]. This report will provide a detailed examination on the operation of the custom designed gate array when used as a data acquisition device for a storage oscilloscope. As a preview to this, DSO concepts and operation will be discussed first. ### 1.1 Background # 1.1.1 Concepts of an Analog Oscilloscope As an introduction to oscilloscopes, the concepts of the conventional analog variety will first be analyzed. This will help in the understanding of basic oscilloscope operation. The cathode-ray tube, or CRT, is the indicating device for the analog oscilloscope. Within this vacuum tube is an electron gun which generates a beam of electrons to be directed towards the desired position on the fluorescent screen. The electrons are positioned by vertical and horizontal deflection plates, as shown in Figure 1.1. If voltages are applied to both sets of plates simultaneously, the position of the electron beam in both dimensions of the plane of the CRT screen will depend on the sign and magnitude of the two deflection voltages. In this manner, the electron beam can produce an x-y plot of one deflection voltage as a function of the other [8]. Generally, the input signal voltage being measured by the oscilloscope isn't large enough to produce electron deflections, thus, deflection amplifiers are required to increase the signal voltage. Prior to the deflection plates, circuitry is required in order to generate the two deflection voltages. The vertical signal (or y-axis signal) arises from the magnitude of the measured signal. The horizontal, or x-axis signal, usually corresponds to a time measurement of the input signal. The vertical signal is then applied to the vertical deflection amplifiers while the horizontal signal, or sweep, is generated by an internal ramp generator, giving deflection proportional to time [9]. A simplified block diagram for a dual-trace triggered analog oscilloscope has been given in Figure 1.1. From the diagram, the major circuit blocks can be seen. The two input channels feed into separate calibrated gain control amplifiers which determine the scale of volts/division on the screen. However, before reaching the gain control amplifiers, which includes vertical positioning and invert control, the signal passes through the selectable signal coupling. The oscillator circuit that produces the horizontal sweep signal is called the sweep, or ramp generator. The rate of change of ramp voltage must be very uniform in order to obtain a reliable time base. Good linearity of the sweep is a major requirement for a reliable oscilloscope [8]. Now that both vertical and horizontal signals are available, a voltage versus time graph can be produced. But to provide a continuous, stable display of a repetitive waveform on the screen, the starting time of the sweep must Figure 1.1 A Simplified Block Diagram of an Analog Oscilloscope coincide with a single point on the waveform of the signal to be displayed. Triggering involves using the input signal to start the ramping process at exactly the same level and slope on the waveform for each sweep. With this, various trigger modes and coupling is possible. However, since a trigger initiates the display of a waveform on an analog oscilloscope, no information about the signal is available to the user prior to the triggering event. In comparing an analog oscilloscope with a digital oscilloscope, many differences arise immediately. A DSO captures and holds the digitized waveform for long-term display on a CRT or monitor. Analog oscilloscopes use special screen phosphors or a charged mesh behind the screen to maintain the luminance of the display. With digital storage oscilloscopes, the data is digital in nature and can be stored or displayed for an indefinate period of time without any waveform fading or blooming. DSO's also allow for data transfer between the instrument and external recorders or computers. One drawback, however, is that because of the limited conversion speed of A/D converters, the digital storage oscilloscope bandwidth is not as high as that for its analog counterpart. This means that the DSO cannot record as high a frequency signal as an analog oscilloscope would be able to measure. Equivalent time sampling methods and faster A-to-D conversion techniques are allowing this restriction to be somewhat relaxed. ### 1.1.2 Concepts of the Digital Storage Oscilloscope One of the key differences between analog and digital oscilloscopes is that the latter converts an analog input signal into a digital format. This representation of the analog signal can be extremely accurate if both voltage and time coordinates of each point are precisely known [2]. Retrieval of the original signal can be accomplished by digital-to-analog conversion, where the digitized waveform is converted back to the analog domain for display on a conventional oscilloscope screen. As an alternate and easier method for re-display, the waveform can be kept in digital format for display on a monitor, providing that some type of video processing chip is used. With this technique, the need for a digital-to-analog converter can be eliminated, thereby further reducing possible conversion errors which may arise during re-construction. Thus, in comparison with analog oscilloscopes, digital storage scopes have the ability to capture and display transient or repetitive waveforms, but more importantly, they can store the digitized records in memory because of the digital nature of the signal [3]. With digitization, the number of binary words which can be captured in a given amount of time is governed by the frequency of an accurate crystal clock signal. Generally, a scaled version of the clock frequency drives a binary counter which has the ability to step through all the address locations in memory. This provides a simple method by which each sampled word is placed sequentially into memory. The period of the counter clock determines the horizontal resolution of the stored waveform. The vertical resolution of the stored signal is determined by the number of bits produced by the analog-to-digital converter [1]. Converters used in digital oscilloscopes are usually 6, 8, or 12 bit devices, however, most tend to use the standard 8-bit converter [10,11]. To achieve a respectable bandwidth rating, the A-D converter should be capable of high speed operation in order to satisfy Nyquist's well-known sampling theorem. For example, as a minimum requirement, an oscilloscope with a bandwidth of 10MHz must use a digitizing sampling rate of at least 20 MHz. It should be noted that since this application has the characteristics of a quasi real-time system, the data processing stage can occur at a later time and at a reduced rate. For re-displaying purposes, the stored waveform only needs to be clocked out of memory fast enough to prevent screen flicker, therefore the output devices need not be high speed. Another major advantage, and probably the most important aspect of the digitizing oscilloscope is its ability to capture an event which occurs before the trigger point [1,12]. Recall that in analog oscilloscopes, the trigger initiates the horizontal sweep in order to produce a steady, readable waveform. Therefore, it is impossible to view events which have occurred prior to triggering using a standard analog oscilloscope. Pretrigger capture also makes it possible to view the initial portion of a transient or single-shot waveform, which an analog instrument would normally be unable to do. Figure 1.2 illustrates the concepts relating to pretriggering [10]. The digital circuitry utilized in this design is quite unique in facilitating pretrigger data capture. Before triggering occurs, the digital storage oscilloscope's memory is being constantly updated with the current input signal. However, upon triggering, the memory is either frozen if no posttrigger information was desired, or is otherwise allowed to run for a set interval after triggering [10]. This allows one to see what happened before and after the triggering point, depending on the setting of the pretrigger value. Microprocessors are increasingly becoming standard components in digital storage oscilloscopes allowing further processing or mathematical manipulations of the digitized waveform. Programmability also allows keypad inputs, pre-setting of commonly used settings, as well as on-screen cursor control, which are all essential facets of oscilloscope operation. Finally, because the input analog signal is in a digitized format, this data asily transmitted to other systems or supply data to a printer/plotter see [1]. Figure 1.2 An Example Showing Pretrigger Information For analog oscilloscope users, experiencing the advantages of a digital storage oscilloscope would require an entirely new instrument. However, with the research design proposed here, the external circuitry would be able to work in conjunction with an existing analog oscilloscope. This hybrid would therefore employ all of the standard components of the analog version, but also utilize A-D/D-A conversion circuitry, memory, and the custom designed logic array [3]. # 1.1.3 Introduction to Sampling In a digitizing oscilloscope, the input waveform must be quantized into discrete time and voltage samples with the use of a fast analog-to-digital converter. There are basically two figures of merit employed in the comparison of digital storage oscilloscopes, namely the bandwidth and the sampling rate. The digitizing rate is determined by the speed of the A/D converter, while the bandwidth can be related to the type of input signal being recorded. Much confusion arises when attempting to determine a relationship between these two performance parameters [13]. Consider an example of measuring a signal with a relatively fast transition, as shown below. When the samples are not spaced closely enough, it is impossible to determine the exact location of the transition edge, nor can its shape be fully ascertained. The effect is the same as using an analog oscilloscope with insufficient bandwidth. If the oscilloscope has a higher sampling rate as shown in Figure 1.3, the edge can be correctly located. Figure 1.3 Signal Measurement Using Varying Sampling Rates Recall that Nyquist's theorem states that if a signal is sampled at at a frequency of 2f, then there is no information in the samples about the components of that signal at frequencies above f. But this should not be interpreted to be read as the bandwidth of a real-time digitizing oscilloscope is half the sampling rate. The Nyquist limit is an absolute upper limit. Therefore, data cannot be transmitted as samples at a rate higher than the Nyquist rate, regardless of the location of the sampling instants, the nature of the set of frequencies which the signals occupy, or the methods of construction [14]. To illustrate why the bandwidth is not simply half the digitizing rate, consider a sine wave with a frequency f, where 2f is the sampling rate. In this situation, it is evident from Figure 1.4 below, that it cannot be determined whether a signal is even present, much less what its amplitude is. Figure 1.4 Sampling at the Nyquist Rate To further illustrate this point, consider the situation where the sampling rate is four times the sine wave frequency, as shown in the Figure 1.5. In either of the cases shown, signal regeneration is possible if the reconstruction algorithm included some assumptions about the shape of the original signal. Two possible waveforms generated. Figure 1.5 Sampling at Twice the Nyquist Rate With either of the sampled points from the earlier figure, re-construction could have yielded a square wave, a triangle wave, or any other arbitrary waveshape [10]. The important point to note is that if a sine wave was reconstructed from the sampled waveform, then there was as much information about the original signal as if it had been passed through a band-limiting filter which removed all frequencies except the fundamental. This is equivalent to viewing the signal with an oscilloscope that has a bandwidth equal to f. As a general rule of thumb, if the sampling rate is ten times the signal frequency, as in the Figure 1.6, an excellent reconstruction is possible by merely connecting the samples with straight vectors. Using this sample density, the eye can interpret the original signal visually with little or no error. Figure 1.6 Sampling at an Adequate Rate ### 1.1.4 Flash Analog-to-Digital Converters As stated previously, the digital oscilloscope must be able to sample an input analog waveform at a high rate so that distortion effects are limited upon regeneration of the original signal. By the Nyquist sampling theorem, an input signal should be sampled at a minimum of twice the highest frequency component of the waveform so that the samples exactly describe the original signal. In order to ensure accurate sampling, the input signal could be band-limited by an appropriate input filter prior to the sampling step. An anti-aliasing filter can be used to eliminate frequencies above the Nyquist limit, although this removes any indication to the user that higher frequencies are present in the input signal [15]. In order to ensure adequate sampling, the digitizers used in digital oscilloscopes tend to have a considerably higher sampling rate than that stipulated by the Nyquist criterion. It is therefore essential to have an extremely fast analog-to-digital converter within the oscilloscope circuitry to allow for the display of analog signals with large bandwidth. The fastest analog-to-digital converter is known as the "flash", or parallel type converter. The high speed of the flash converter results because the analog signal is simultaneously compared with a reference voltage through a bank of parallel comparators. Speeds can range upto 200 MHz, while most commercial devices reach up to 20-40 MHz. Although the fastest designs utilize ECL (emitter-coupled logic) connected bipolar transistors, CMOS conversion rates can also attain the megahertz range [16]. The flash architecture consists of a set of 2<sup>n</sup>-1 comparators which perform the quantizing operation for n-bit conversion. The comparators all have different threshold values set by the reference voltage and a resistive divider network. By comparing the input analog signal with a specific reference voltage, and depending on which input value is greater, the comparator produces a logic "0" or logic "1" output accordingly. The result from the comparators is a set of $2^{n}$ -1 bits which need to be further converted into a normal binary code. Generally, some type of decoder logic is required to produce an acceptable digital code, although in normal circumstances, the decoding is done within the A-to-D converter itself. Despite their high speed of operation, parallel converters do have some unfortunate disadvantages. Flash converters generally tend to be limited to eight bits because for greater resolution, the circuit complexity approximately doubles for each additional 1-bit increase [17]. Another limit to a flash converter is that at high frequencies, aperture delay effects become more predominant. Aperture delay time is the interval between a sample signal and a comparator decision. This can become a serious source of distortion if each comparator's aperture delay time is different. Many analog-to-digital converters require a sample-and-hold circuit to process the signal before it is applied to the converter. This is to ensure that the voltage level of the input analog signal is stable during A-to-D conversion. Even if a sample-and-hold is not required, interfacing an analog signal to a flash converter can be quite difficult. Since the input capacitance and resistance of the A-to-D varies with signal level, it is important to drive these fast converters from low-impedance sources, such as op-amps or buffers. For this project, the flash analog-to-digital converter being considered is Samsung's KSV3100A-8 data conversion IC, which can operate at speeds of up to 20 MHz. This chip consists of a high-speed flash-type 8-bit A/D converter and a high-speed low-glitch 10-bit D/A converter designed as an R-2R network. Along with the basic conversion circuitry, a major advantage of this IC is that it contains auxilliary circuits which provide versatility in potential applications needing a minimum of external components. For example, an impedance converter is connected before the A/D to provide a high-impedance input. Also, a reference voltage source for the A/D is generated on-chip. Other circuitry which has been integrated onto this single IC is an input clamping circuit and a feed-in output amplifier. Along with these advantages, SAMSUNG is currently designing a 40 MHz A/D-D/A integrated circuit which would be chip-compatible with the KSV3100A-8. The block diagram for the KSV3100A-8 is shown in Figure 1.7, and a diagram showing the major pin-outs for this I.C. is given in Figure 1.8 [18]. Figure 1.7 Block Diagram of the Flash ADC # THE MATERIAL CONTAINED ON THIS PAGE HAS BEEN OMITTED DUE TO THE UNAVAILABILITY OF COPYRIGHT PERMISSION. This figure taken from "Linear IC Data Book, Vol. 2" as indicated in reference 18. Figure 1.8 Pinout for Samsung's KSV3100A-8 ADC ## 2. Designing the ADIDAT #### 2.1 Previous Work In the context of an ADIDAT-based digital storage oscilloscope, the initial design-work had to start from the very basics since previous works consist only of the finished product, namely a digital oscilloscope. These oscilloscopes can possess a varied number of characteristics, features, and price ranges. In order to gain an understanding of what features and technologies are available in the market, it would be beneficial to familiarize ourselves with the basic digital storage oscilloscope concepts and operation. By determining the characteristics which are available in the marketplace today, a strategy of features can be developed for the ADIDAT-based DSO. These have been fully discussed in the section entitled "System Overview". It must be kept in mind, however, that the purpose of this project is to design a single-chip ASIC which will handle much of the data management in accordance with the basic features desired in a digital oscilloscope. As an additional benefit, the reliability of the fabricated circuit increases while costs are reduced since only a single integrated circuit is involved. The ADIDAT design will therefore allow upgrading to the digital technology level for analog oscilloscope users, and will do so in a cost-effective manner. ## 2.2 Design Considerations The method by which the logic circuitry will be implemented is normally not a particularily important aspect to consider when preparing a design document. Generally, design-work is conducted with no regard to gate counts or the type of technology being used. However, since the goal of this thesis was to make significant headway towards circuit realization, consideration has been given to examining the numerous implementation options which are available. With the final choice having been made, the design must take into account the technology-based restrictions particular to that implementation scheme. During the conceptual phase of this design, a comparison was made between the ultimate use of discrete medium-scale integration (MSI) components, a fully-custom designed IC, or a semi-custom designed CMOS logic array. With off-the-shelf discrete components, circuit construction time is long and circuit evaluation can properly occur only after the entire design has been built. Also, troubleshooting could pose a problem because of the large number of chips involved along with its associated PC board size and complexity. It is also apparent that with increased chip count comes increased cost. With a fully customized implementation, design time is long and complex, but this results in a dramatically reduced chip count thereby increasing circuit reliability. More importantly, troubleshooting and performance characteristics of the circuit are all conducted and determined during the actual logic design [7]. However, the costs incurred with a full custom design are enormous because of the number of fabrication masks required. On the other hand, with gate-arrays, all of the characteristics of a fully-custom designed IC are realizable, except for the cost over-runs and the turn-around time in receiving the final product. The only cost involved is in the manufacturing of the metallization masks, as opposed to all of the process masks for a full custom design. The problem with any type of customized chip is that once it has been fabricated, the circuit cannot be changed or modified in any manner. As an alternative, the logic design may be carried out on another type of custom IC called an erasable programmable logic device, or EPLD chip. As the name suggests, the design is erasable so that any changes can be reprogrammed onto the chip. With EPLD's, the chip count may increase slightly in comparison with a single-chip gate array design because of the limited number of gates available on a single EPLD. As a result, the designed circuit must be partitioned in a modular format to allow for easy interconnections between EPLD's [6]. After carefully considering all of the options and noting the available resources, it was decided that the semi-customized gate-array approach best suited the requirements for this project. ## 2.3 Design Procedure The formulation of complex designs such as the ADIDAT, involves many steps in deriving a viable solution. However, to assist the designer in finding a solution, a model for design representation and synthesis can be followed to systematically represent the entire design synthesis process. The model which has been presented [22], separates the behavioural, structural, and physical information about the design into three domains. Furthermore, each domain has been hierarchially partitioned to define levels of design abstraction. These levels of detail are labelled architectural, algorithmic, functional, logic, and circuit. A Y-chart has been used to describe the domains of description from an axial viewpoint. This has been shown in Figure 2.1 on the following page [22], where each of the three axes defines a particular domain. The level of abstraction decreases as one moves towards the vertex. From the Y-chart, design synthesis can be defined as the process of translating a high level behavioural domain abstraction to a low level physical domain description. This would involve building inter-domain links from the behavioural to structural to physical domains. The starting point for any design is by an enter are which is drawn on the behavioural axis of the Walter and the by an entry arc which is drawn on the behavioural axis of the Y-chart. From this point, movement is made by advancing towards the vertex in the same domain, or maintaining the same level of abstraction in a different domain. Progression will ultimately lead to a physical domain description. Figure 2.1 The Basic Y-Chart Each of the three domains may also contain both a description component and a constraint component. A set of constraints attribute limitations to a design, for example timing and fan-out. The constraints which can be imposed in the physical domain may be thought of as the design simulation process. This methodology of circuit synthesis was incorporated while designing the ADIDAT with the schematic capture system. Design-work was confined mainly to the behavioural and structural domains. This is the case in most VLSI design environments as the physical description need not be considered by the user since the end result is a single chip IC. The software package handles the internal cell partitioning, floorplanning, and routing once the entire design has been entered. However, the simulation constraint in the physical domain was involved in the design process for all cells in the design hierarchy. As an illustrative example, a certain cell in the design required a method by which a 2-Kbyte RAM module had to be sequentially addressed. Since sequential addressing is most easily achieved by the use of a counter, an 11-bit binary counter was intuitively employed to access the 2048 memory locations. These steps correspond to an entry arc, an arc towards the vertex of the behavioural domain, and an arc at the same level of partition in the structural domain. Furthermore, the 11-bit counter has to be made up of smaller sub-counters, which are in-turn, formed by registers and individual flip-flops. Finally, as a result of the CAD software, the 11-bit counter is partitioned in the physical domain into smaller logic cell estimations, which in turn produces further circuit partitioning. The entire process for this cell is shown on the Y-chart of Figure 2.2 [22]. Figure 2.2 The Y-Chart Used in the Design Process ## 2.4 System Overview As mentioned earlier, the logic circuitry contained within the custom-designed ADIDAT chip allows for its use in numerous data acquisition applications. But by the nature of this design, the circuitry has the ability to not only store data on a valid trigger level, but it also can capture a predetermined amount of data prior to triggering. Thus, with this type of pretriggering capability, the ADIDAT is especially well-suited in being utilized as a data acquisition unit in the architecture of a digital storage oscilloscope. This application was the original impetus for the design of the ADIDAT control chip. Many digital oscilloscopes are available on the market today, each with its own unique features and characteristics. As with any electronic test instrument, the price tends to be directly proportional to the number of features desired in a device used for electrical analysis. Thus, the need for a low-cost, high-speed storage oscilloscope with the ability to store large data records is understandable. By using the ADIDAT in conjunction with an existing analog oscilloscope, this need can be fulfilled. With the internal circuitry of the ADIDAT module, many major design objectives were met. The primary capability was the ADIDAT's ability to store pretrigger data, which was briefly discussed earlier. Another objective was to allow the user a greater amount of memory and greater control in partitioning the memory. Reasonably priced digital storage oscilloscopes on the market today have about 4-Kbytes of memory available. With the use of the ADIDAT's memory multiplexing scheme, the user has 16-Kbytes of memory to store varying data records. This has the advantage of being able to store more information because of the larger memory available, but also allows the system to use slower and inexpensive static RAM. Sixteen 1-Kbyte records, eight 2-Kbyte records, or a combination of 1- and 2-Kbyte records are possible. An additional option allows the user to select a "long record" storage, meaning the data record length will be stored within all of the 16-Kbytes of memory. Another design criterion was to be able to use high speed analog-to-digital converters while retaining an 8-bit accuracy. The most likely candidate for this task would be an 8-bit flash converter, which provides a compromise between cost, speed, dynamic range, and memory size. Finally, the reason for designing an application specific integrated circuit (ASIC) using gate array technology was mainly to reduce the chip count. This tends to increase the reliability of the final product and is easy to package. As well, the design software allows testing and troubleshooting of the circuit during the logic design phase. #### 2.5 The ADIDAT-Based DSO: A system overview will now be given with the ADIDAT forming the principle module in a digital storage oscilloscope design. The following block diagrams will be useful aids in this discussion. Figure 2.3 illustrates the basic block diagram for a DSO [10,8] while Figure 2.4 shows how the ADIDAT would fit into a general circuit diagram for a digital storage oscilloscope. ## 2.6 Digital Storage Oscilloscope Operation The design of the ADIDAT was accomplished with certain digital storage oscilloscope operations in mind. However, not all DSO features can be implemented in this gate-array design since the technology restricts us to a maximum of 10000 gates and 224 pins per chip package. Automatic routing problems will further limit the effective gate count to 8500 [19]. Thus, with these Figure 2.3 A General Block Diagram for a Digital Storage Oscilloscope Figure 2.4 The DSO Using the ADIDAT Module restrictions, only the primary DSO functions are realized in the design framework. The following sections provide a detailed look at the available characteristics [20]. ### 2.6.1 CAPTURE CONTROL: Since the ADIDAT is primarily a synchronous device, it is activated only when the external oscillator is enabled. When this occurs, the chip is ready for the acquisition and handling of incoming digital data. The method by which data is stored or displayed depends on the specifications entered by the user. There are two storage modes available with the ADIDAT. Either can be selected through the REFRESH or ROLL control keys found on the user keypad. Along with the mode of storage, the user must also determine the type of capturing method desired. By using the keypad, the user can choose between either a single capture acquisition or a continuous capture format. The storage modes, capturing techniques, and control variables will now be examined individually. #### 2.6.2 REFRESH: Selection of the REFRESH mode produces a display similar to that of a conventional oscilloscope, with the exception that the trace is flicker-free even at low sweep rates. Operation in the single capture mode causes the instrument to store data only upon receipt of a valid trigger. The display updates from the left hand side of the screen to the right, with new display information over-writing the old. No pretrigger data can be captured in this mode of operation since a sweep is initiated only by a valid trigger. Thus, the updated display only contains information captured on or after the triggering event. If a trigger is not present, the displayed information captured on the previous sweep will be retained indefinitely until the instrument is rearmed by the RESET\_MODE key. This button, when activated, sets the device for single capture mode. However, if the continuous capture mode has already been chosen, then the captured waveform is displayed only until a new trigger is received, at which point the display begins updating again over-writing the previously stored waveform. This process can be halted by resetting the ADIDAT. #### 2.6.3 ROLL: The selection of the ROLL storage mode with the continuous capture method provides a form of free-running trace not found on conventional oscilloscopes. The display should roll continuously, ignoring any incoming triggers, resulting in all sampled data being sequentially and continuously transferred into the 2-Kbyte display RAM. As the memory receives new data, the trace is moved to the left by one store location for each measured data point over and above the 2047th point. This is accomplished with the use of the dual-port RAM for the display memory. One port is accessed by the ADIDAT, while the other side is accessed by the system microprocessor. Displaying occurs simply by the microprocessor reading each of the RAM locations sequentially. The starting address is at the very top of RAM, but as each new data point over 2K enters the memory, the starting pointer is incremented by one. As the trace is updated, the display on the screen appears to be moving or "ROLL-ing" to the left, in appearance similar to a chart recorder output. When the single capture mode option has been selected, pretrigger information can be obtained, and is explained as follows. At any particular moment, T, as data is continuously transferred into memory, the RAM contains only data captured before time T. If the storage process captures 255 points before T and fills the 1-Kbyte record after T, then the display will contain 25% of the data captured before time T for a 1-Kbyte storage record. If T represents the time at which a valid trigger occurs, then a record with 25% pretrigger information has been captured in the case of a 1-Kbyte record. This is the basis of the pretrigger facility available with most digital storage oscilloscopes. The pretrigger options available will be explained next, and the unique digital circuitry providing this facility is explained in the section "PRETRIGGER CIRCUITRY". ## 2.6.4 PRETRIGGER OPTIONS: Selection of one of the five pretrigger value buttons in ROLL mode, single capture option determines the amount of data displayed before the triggering point. Thus, the amount of pretrigger selected determines the percentage of the displayed data that is required before the arrival of the trigger. This is accomplished by the continual storage of incoming data until the triggering occurs. As an example, if a trace is to be captured with 25% pretrigger and is a 1-Kbyte record, incoming data is stored in the first 255 storage RAM locations immediately after the acquisition phase has been executed. After a valid trigger has been received, subsequent data will be stored in storage locations 256 to 1023, thereby preventing the pretrigger data from being over-written. As mentioned earlier, five pretrigger options are available to the user, namely 0% meaning only posttrigger information is desired, 25%, 50%, 75%, and 100% pretrigger. The last option implies only data before the triggering event is needed. It should be noted that with the selection of the REFRESH mode, the pretrigger value is automatically set to a default value of 0%. #### 2.6.5 STORAGE RECORD SIZE: In the earlier discussion of the design circuitry, there was an indication that a variable record size is possible. This is in fact true, and the one-bit input variable which accomplishes this is MEM\_SEL, which specifies the data storage length to be captured. With MEM\_SEL equal to 0, a 1-Kbyte record is stored while a logic 1 enables 2-Kbytes to be captured. This variable controls the count length of the programmable 11-bit counter and is used to determine the final address value through multiplexing. This will be explained in the memory block selector section which follows, and within the actual circuit description. ## 2.6.6 MEMORY BLOCK SELECTOR: The size of storage memory in a digital storage oscilloscope determines how much digital information can be stored within it [3]. Memory segmentation is generally used if more than one waveform is to be captured and saved [10]. The number of bytes that can be stored determines the horizontal resolution of the captured waveform, thus, memory partitioning should not be too small to cause a reduction in resolution. Similarily, partitioning should not be excessively large to cause memory waste. Using 1-Kbyte of RAM to store a waveform gives a horizontal resolution of 1023 steps which will give good reproduction of the original signal when the memory section is fully displayed [11]. Many digital scopes often use larger memories than 1-Kbyte so that more points are available to accommodate a zooming facility [10]. This aspect was considered when designing this chip, thus the user has an option of either selecting 1-Kbyte or 2-Kbytes of record length, depending on the value of MEM\_SEL. This variable has the effect of enabling the most significant bit of the 11-bit counters thereby increasing the address generating count from 1023 to 2047. With the record length established, the user can now determine the starting location of the digitized waveform. The 16-Kbytes of memory available for data storage can be either partitioned into 1-Kbyte segments, 2-Kbyte segments, or a combination of both. Each record in memory starts either at the 1K or 2K boundary respectively, depending on the value of "MEM\_SEL". Specification of the memory block is accomplished by setting the "BLK" variable, which has been separated through internal circuitry into "BLK3" (the 3 most-significant bits of BLK) and "BLSB" (the least-significant bit of "BLK"). The resulting 4-bit number allows the user to select blocks 0 to 15 for a 1-Kbyte record. If 2-Kbyte records are desired, then the block value is such that it is only dependent upon the "BLK3" variable, while the value of "BLSB" does not affect the situation. This is due to the concatenation of "BLK3" (3-bits) with the outputs of the 11-bit counter in the increased record situation. The "BLK3" value becomes the three most significant bits of the resulting 14-bit address. With 1-Kbyte of data points, concatenation occurs with "BLK" (4-bits) and the 10-bit counter outputs. The appended values for the block are controlled by a multiplexer selectable through the "MEM\_SEL" input. Thus, with this design, only even numbered blocks from 0 to 14 can be chosen to accomodate a 2-Kbyte record. To reiterate, the "BLK" variable is used as the 4 most significant bits of the destination address, and works in conjunction with the 11-bit counter. Thus, by specifying the "BLK" value, the base address has been set for a particular record. As described earlier, for 1K of data, the counter has 10 output bits plus 4 bits for block specification, resulting in a total of 14-bits. In the case of a 2K record, 11 output bits from the counter are present, but only 3 block specifier bits are needed. Thus, for either situation, 16-Kbytes of memory is addressable with the 14-bits which are available. It is important to emphasize that the user is not restricted to only one record length of storage. Since a mixture of storage lengths is possible, it is necessary to prevent any over-writing of varying data lengths. A solution to this is by the use of an LED display indicator, which provides a visual aid in determining which storage RAM blocks have been filled. This is fully described in the section heading "CONTROL CIRCUITRY FOR THE EXTERNAL LED's". #### 2.6.7 LONG RECORD OPTION: In special circumstances, a situation may require the user to store an input waveform for a longer period of time. The usual storage record length of either 1-Kbyte or 2-Kbytes may not be adequate for a certain application, so the user may select the long record storage option, which allows 16-Kbytes of storage for a single record. By chosing this selection from the keypad, the "LONG\_REC" input line goes from a normally low state to a high logic level. However, this option must be used in conjunction with the continuous capture mode of operation. Upon execution, storage of the digitized signal is continuous with all incoming triggers disregarded. The signal is actually stored as 16 x 1-Kbyte records, and the acquisition phase is terminated after all 16-Kbytes of data have been fully captured by the memory. #### 2.6.8 MEMORY BLOCK LOADING: Once the memory block for data storage or display has been determined by the user, it is necessary to hold the values of "BLK3" (3 most significant bits of BLK) and "BLSB" (least significant bit of BLK). The value for the memory block specifier must remain constant during the entire data acquisition and transfer phases of either 1-Kbyte or 2-Kbyte records. However, for the case where 16-Kbytes of data need to be stored during a single acquisition, the "BLK" specifier does not remain constant. For the first Kbyte of data stored in this situation, the "BLK" value reamins at 0 (hex), but for each subsequent 1-Kbyte of data, the value of "BLK" should increment by one. This immediately suggests the use of a 4-bit counter which starts at 0 (hex) and increments to F (hex) for each clock pulse received. Thus, all the memory blocks are accessed by the 4-bit counter. The clocking occurs after a Kbyte of data has been stored, thus causing the counter to increment by one. With this scheme, a 1-Kbyte record can be stored at a particular RAM location by setting the "BLK" variable and loading it into the counter via the preset lines. For 2-Kbyte records, an even numbered "BLK" value is selected and the reasoning behind has been explained in the earlier section. Loading is accomplished on the active low signal through the variable "BLKLOAD", which is taken momentarily low before operation of the ADIDAT is executed. The counter clock is disabled for these instances so that the "BLK" value remains constant and does not increment during a data handling sequence. ## 2.6.9 STORE, CLEAR, and RECALL: In order to latch the user-input values of pretrigger percentage and timebase setting for a specific record, the "STORE" key is used. This line is active high and enables the latches corresponding to the four most significant bits of the base address determined by the memory block specifier. Once the line is returned to a low logic level, the data within the register is latched. The "STORE" line is used as input to both PRE\_LATCH and TIME\_LATCH, while storing in the POST\_LATCH (register which holds the count value upon trigger arrival) is accomplished by the logic circuitry. The "CLEAR" key is used to clear a particular data latch, again specified by the memory block specifier. This line is also active high and causes the direct clear lines of the latches to be enabled. The "CLEAR" line is used as inputs to all three latches described carlier, namely PRE\_LATCH, TIME\_LATCH, and POST LATCH. The "RECALL" input is taken low when a data transfer from storage RAM to display RAM is to take place. This action allows the pretrigger counter to be loaded with the appropriate value stored in the POST\_LATCH for a given record. #### 2.6.10 TIMEBASE SELECTION: Any internally generated timebase can be selected through the "TIMESEL" input line, which effectively steps through each of the possible acquisition rates. By making use of the circuits' up/down counter, the stepping process can occur in either forward or reverse directions. Pressing the "TIME UP" key once advances the step by one to the next acquisition rate, while "TIME DOWN" steps down by one step. So once the desired timebase has been reached, and provided the user-defined pretrigger setting has been made, then the "STORE" key may be pressed. This stores the selected values in the appropriate latches. #### 2.6.11 EXECUTION CONTROL: All data acquisition and transfer operations available with this device are initiated from the keypad by the "EXECUTE" button. Once a decision has been made to store or transfer data, the user must input the desired commands to obtain specified, the choice between the ROLL mode or the REFRESH mode. The destination or source area in RAM where the input data will reside or already exists, is then selected. The next set of commands deal with how to capture and display the input waveform. First, a specification must be made in regards to the amount of data to be stored, that is, the record length. The input signal "MEM\_SEL" in FINAL1 determines whether the record will be 1-Kbyte or 2-Kbytes in length, and is selected through the keypad using the "RECORD LENGTH" buttons. Secondly, the amount of pretrigger information to be captured is selected, the choices being 0%, 25%, 50%, 75%, and 100%. With reference to FINAL1, these circuit inputs can be characterized by the table shown in Figure 2.5 on the following page. To seiect the pretrigger value, the appropriate key on the keypad is pressed, after which the system will take line "STORE", in FINAL1, high. This causes the selected pretrigger value to be latched in "PRE\_LATCH" and is assigned to the specific record for the chosen memory block. The "STORE" line is then returned to a low state. Also, once the pretrigger value has been established, the posttrigger counter preset's can be determined by the internal circuitry, and depend on which record length was selected. This is explained in the section dealing with waveform retrieval. After all acquisition or transfer commands have been entered by the user, the "EXECUTE START" key is depressed thereby enabling the internal clocking circuitry. However, different actions are initiated by the address counters depending upon the storage mode selected (that is, either ROLL or REFRESH). If the storage mode is in ROLL, the counters begin counting immediately whereas in the REFRESH mode, the counters will start incrementing only when a valid trigger | PRETRIGGER | PRE100 | PRE50 | PRE25 | | |------------|--------|-------|-------|--| | 0% | 0 | 0 | 0 | | | 25% | 0 | 0 | 1 | | | 50% | 0 | 1 | 0 | | | 75% | 0 | 1 | 1 | | | 100% | 1 | 0 | 0 | | Figure 2.5 Pretrigger Options has been received. Since the "EXECUTE START" line feeds the active-low "set" input of an SR flip-flop, the line goes low momentarily after being executed, then returns to its normally high level. #### 2.6.12 THE KEYPAD: To facilitate in the ease of operating the ADIDAT-based digital storage oscilloscope, a custom-made keypad should be interfaced with the system microprocessor. The various input signals needed by the ADIDAT for proper operation would arise from the microprocessor, and their values would be determined by the keypad entries. A brief discussion on the function of each key follows, and an example of the required keypad has been given in Figure 2.6 on the following page. These pages should be used as a reference when reading the section entitled "Digital Storage Oscilloscope Operation". In order to initiate any operation with the ADIDAT, the EXECUTE "START" key must be pressed after all acquisition or transfer commands have been entered. The "START" key is used to enable the internal clocking circuitry, while the EXECUTE "STOP" key is used to disable the the clocking circuit. Pressing "STOP" terminates any process which may be underway within the ADIDAT. Most digital storage oscilloscopes allow the user to select the method by which data can be captured. The operaton of the ADIDAT module during a capture sequence depends not only on the capture method, but also on the MODE of data storage. The MODE of data storage is user-selectable with the aid of two keys labelled "ROLL" and "REFRESH". Similarily, the CAPTURE mechanism can be chosen, where the single-shot technique can be selected by pressing the | | 3 | 7 | Q | * | | | | |-------------------------------|---------|-------------------|---------------|----------------|------------------------------------------------|--|--| | | 2 | 9 | æ | 9 | | | | | | - | 2 | 6 | р | | | | | | 0 | * | 8 | ၁ | | | | | THE STORE RECALL ONN BUX LO | | | | | | | | | PRETPROGEN | * | | \$ | 38 | <b>\\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ </b> | | | | | CAPTURE | SINGLE CONTINUOUS | RECORD LENGTH | 1K 2K | LONG HE | | | | BECUTE | STOP | A gard | Sign | ] <b>&amp;</b> | | | | Figure 2.6 The Keypad Format "SINGLE" CAPTURE button, while continuous capture is chosen with the "CONTINOUS" CAPTURE key. The functioning characteristics of the ADIDAT are dependent on the chosen mode and capture combination, and each has been explaine an earlier section. With this device, a variable record size is available and is user-selectable by the keypad buttons found under "RECORD LENGTH". The key labelled "1K" allows 1-Kbyte of data to be stored in memory while the "2K" key allows 2-Kbytes of data. Also, the key marked "LONG\_REC" enables the user to select a long record consisting of 16-Kbytes. The method by which data is to be displayed can be controlled by the keys found under "DISPLAY". If the record is to be stored in storage RAM, the user must select the "CAP" (ie. capture) key, however, two unique possiblities exist and are dependent on the MODE of the ADIDAT. If the device is in the "CONTINUOUS CAPTURE" mode, data is stored in the storage RAM as well as the display RAM. This allows the user to see the waveform as it is being stored, but it must be kept in mind that storage will occur only in the specified record length. Therefore, once the memory space assigned for a record has been filled, the input data will begin to over-write the previously stored data. In order to retain data in either of the RAMs without the fear of it being overwritten, a "LOCK" and a "HOLD" key are available for the display RAM and storage RAM respectively. The "REL", or RELEASE key disables the locked or held RAM. For the "SINGLE-SHOT CAPTURE" mode, only the storage RAM is enabled while the dual-port RAM is inoperative. When the "DIS" key of the "DISPLAY" section has been pressed, the ADIDAT is in the transfer mode of operation. This key is used when stored records need to be recalled for display, so the device transfers data from the storage RAM to the dual-port display memory. When "DIS" has been engaged, the "CAP" key is disengaged, and vice versa. The keys beneath the "PRETRIGGER" section are labelled according to the amount of data to be stored prior to trigger arrival. Hence, the valid pretrigger settings are 0%, 25%, 50%, 75%, or 100%. The internally generated timebase can be selected using the "TIME UP" or "TIME DOWN" keys, which effectively step through each of the possible acquisition rates. Pressing the "TIME UP" key once advances the step by one to the next acquisition rate while pressing "TIME DOWN" once causes the acquisition rate to be reduced by one step. The next group of keys are used in operations involving input values destined for variable-latches and variable-counters. To store variables in a latch, the "STORE" key is used, while clearing a variable is accomplished using the "CLR" key. If a data record is being recalled from storage RAM, the "RECALL" key is used in order to load a counter with the preset value. Finally, the "BLK\_LD" button is used to preset the value of a counter with the desired 4-bit memory block value, while the "RESET\_MODE" key causes the ADIDAT to go into single capture mode. The last section of the keypad comprises of a push-button array of numbers from 0 to 9, followed by a to f. These are the hexadecimal equivalents of the decimal numbers 0 to 15. These keys are used to select the memory block where the data record is to be stored. In order to fully understand the use and operation of the keypad, an example of the required keystrokes for a simple operation is given. In particular, the example demonstates the single-shot capture of an input waveform in a 1-Kbyte memory block with 25% pretrigger data. Storage data is to be captured in memory block 5 using the roll-mode at a 10 MHz sampling rate. First, the user presses the "CAP" function key followed by the "SINGLE CAPTURE" key to signify that the data is to be stored into storage memory rather than a data transfer from memory. Next, the "ROLL" mode is selected so that pretrigger data can be captured. Thus, the 25% key must be depressed to indicate the amount of data to be stored prior to trigger arrival. Since the record length is only 1-Kbyte, the "1K" key is pressed followed by the "5" key, which signifies the starting point for the data. At this point, the internal variable-clearing line is deselected allowing the new variables to be stored. Following the input of the memory block value, the "BLK\_LD" key is pressed in order to load in the selected block value. Next, the "STORE" key is pressed so that all the selected variables may be latched in their corresponding registers. In order to get the desired sampling rate, the "TIME UP" is keyed once so that the sampling frequency is stepped up from 10 KHz to 10 MHz (see Figure 4.10). Finally, after everything has been entered and stored, the "EXECUTE START" button is pressed to initiate the capture sequence. Once the acquisition phase is complete, the L.E.D. indicator light beside block 5 will illuminate, and the user should press the "EXECUTE STOP" key. ## 2.6.13 MEMORY ELEMENTS: The ADIDAT circuitry incorporates two different types of memory storage devices in its design. One type of memory element is the standard CMOS static RAM package, which is used as a data storage buffer. The other device is a dual-ported CMOS RAM chip which is used for display memory. The operation of each will be examined in this section. #### 2.6.12.1 CMOS Static RAM After an input analog waveform has been processed through an A-D converter, the resulting digital signal may either be displayed immediately, or can be stored in memory for later use. For the storing phase, the incoming data stream of the digitized waveform is split into four separate segments to allow for a RAM multiplexing arrangement. The method by which the storage RAM is partitioned is described in the section entitled "Memory Addressing and RAM Control Circuitry". This scheme implies that the complete record of any input signal would have to be stored in four distinct RAM modules. Thus, the storage memory comprises of eight 4K x 4-bit RAM modules multiplexed in an arrangement to produce four memory blocks, each containing 4-Kbytes, while allowing 8-bit data storage. Multiplexing the resulting four memory blocks enables the use of relatively slow, inexpensive RAM since each memory segment would be accessed only 1/4 of the clock rate. #### 2.6.12.2 CMOS Dual-Port RAM The display RAM is a dual-ported memory element, meaning that the actual storage registers can be accessed by two independant sources. Thus, for the 2K x 8-bit dual-port display RAM used with the ADIDAT, there are two ports with separate control, address, and I/O pins that permit independant access for reads or writes to any location in memory [21]. This RAM allows one port to be dedicated to a microprocessor, which cycles through the memory to produce a readable display, while the other port is used by the dedicated logic array to allow data transfers from either the A/D latches or from the storage RAM. Where the data originates from depends on the mode setting of the ADIDAT. The timing diagrams for both of these RAM devices are shown in Figures 2.7 and 2.8, on the following pages. # THE MATERIAL CONTAINED ON THIS PAGE HAS BEEN OMITTED DUE TO THE UNAVAILABILITY OF COPYRIGHT PERMISSION. This figure taken from "High-Speed CMOS Data Book" as indicated in reference 21. Figure 2.7 Timing Diagrams for the Static RAM # THE MATERIAL CONTAINED ON THIS PAGE HAS BEEN OMITTED DUE TO THE UNAVAILABILITY OF COPYRIGHT PERMISSION. This figure taken from "High-Speed CMOS Data Book" as indicated in reference 21. Figure 2.8 Timing Diagrams for the Dual-Port RAM ## 3. Principles of Waveform Storage and Display An input analog waveform is first processed to produce a digitized version of the input signal. The data obtained from the output of the analog-to-digital converter may either be displayed immediately or be stored for subsequent use. The unique method by which the storing process occurs is under the direct control of two 11-bit counters, which are used in the address generation for the memory elements. The details on counter operation have been fully described in the section entitled "PRETRIGGER CONTROL CIRCUITRY" which follows. The method by which storing occurs depends on the device mode, pretrigger information desired, and when a valid trigger is received. To convey this information, diagrams will be used to show counter operation for each individual case. The diagrams represent the address locations in memory with the top numbers (0 to 1023) corresponding to a 1K record while the bottom numbers refer to locations 0 to 2047 in a 2K record. There exists a wide variety of methods by which a user may store a digitized waveform, however, all incorporate one basic idea. In order to satisfy pretrigger requirements, address generation continuously cycles from address location 000 (hex) upto the address corresponding to the percent pretrigger desired for a given record. That is, for a 1-Kbyte record and 50% pretrigger, the pretrigger counter cycles from 000 to 200 (hex). This address generation loop continues until a valid trigger is received by the circuit, at which point the pretrigger counter output value is stored, and the counter is disabled. It should be emphasized that the looping of the pretrigger counter does in fact over-write previous, out-dated data. However, the pretrigger cycle will always contain data corresponding to the last 511 data points before the arrival of a trigger. If on the other hand, the trigger arrives before the first loop has been completed, then the pretrigger requirements will unavoidably not be met. With respect to the earlier example, after the triggering event has occurred, the posttrigger counter will generate the RAM addresses from location 200 (hex) to 400 (hex) thereby not overwriting any previous pretrigger data. In the situation where the trigger arrives prior to the completion of the pretrigger cycle, the post-trigger counter will count from the address where the trigger was encountered, upto 400 (hex). For the first case, single-shot capturing will be analyzed in which data is stored in the storage RAM so that it may be viewed at a later time. In this situation, only the storage memory is enabled while the display RAM is disabled. If the device is operating in ROLL mode, pretrigger information can be obtained and therefore must be specified. For the REFRESH mode, the pretrigger value automatically defaults to 0%. In the following diagrams, "TC" refers to the terminal count value for the pretrigger counter, while "TRIGGER" refers to the actual time a valid trigger is received by the circuit. In all cases shown below, if the pretrigger counter is halted because of an incoming valid trigger, the last count value will be latched in the block labelled "POST\_LATCH". This is done to allow the signal to be correctly displayed, as will be described later in this section. Also, if a trigger d es not occur, the pretrigger counter will continue the process of cycling from the zero state to its terminal count value. This procedure for the pretrigger counter can only be halted by the occurrence of a trigger or can be interupted by the user. ### 3.1. STORAGE WITH 0% PRETRIGGER -in this case, the pretrigger counter never starts incrementing, and the posttrigger counter starts only after receipt of a valid trigger. The terminal count for the pretrigger counter is zero. ## 3.2. STORAGE WITH 25% PRETRIGGER # 3.2.1. Triggering after pretrigger counter reaches terminal count for this situation, the posttrigger and pretrigger counters increment in unison upto the point where the pretrigger terminal count is reached. When this occurs, only the posttrigger counter it disabled at value of 255. Therefore, upon reciept of a trigger, the posttrigger counter is re-started at 255 so as not to overwrite data. ## 3.2.2. Triggering before pretrigger counter reaches terminal count -again, both counters are counting together, but if the trigger arrives before the terminal count of the pretrigger counter, then the posttrigger counter continues incrementing from its current value, while the pretrigger counter is disabled. #### 3.3. STORAGE WITH 50% PRETRIGGER ### 3.3.1. Triggering after pretrigger counter reaches terminal count -again, the posttrigger and pretrigger counters increment in unison upto the point where the pretrigger terminal value has been reached. When this occurs, only the posttrigger counter is disabled at a value of 511 so that when a trigger is received, it can be re-started from this value. This ensures that pretrigger data is not overwriten. ## 3.3.2. Triggering before pretrigger counter reaches terminal count -here, both counters are counting together, but if the trigger arrives before the terminal count of the pretrigger counter, then the posttrigger counter increments from its current value while the pretrigger counter is disabled. ## 3.4. STORAGE WITH 75% PRETRIGGER # 3.4.1. Triggering after pretrigger counter reaches terminal count -for this situation, the posttrigger and pretrigger counters increment in unison upto the pretrigger counter terminal value. When this occurs, the posttrigger counter is disabled at the value of 767. When a trigger occurs, it is re-started at 767 so that it does not overwrite any data. ## 3.4.2. Triggering before pretrigger counter reaches terminal count -again, both counters are counting together, but if the trigger arrives before the terminal count has been reached, then the posttrigger counter continues incrementing from its current value. During this time, the pretrigger counter has been disabled. ## 3.5. STORAGE WITH 100% PRETRIGGER # 3.5.1. Triggering after pretrigger counter reaches terminal count -in this situation, the posttrigger counter never begins to increment and all address generation is produced by the pretrigger counter. When a trigger is received, the pretrigger and posttrigger counters are both disabled. # 3.5.2. Triggering before pretrigger counter reaches terminal count -if the trigger point occurs before the pretrigger requirements have been met, then the pretrigger counter is disabled and the remaining amount of memory is left with zero values. In the second case where an immediate display is desired, the device must be set in the CONTINUOUS-CAPTURE state. For this situation, the pretrigger value defaults to 0% so the only counter in apparation is the posttrigger counter. Also, both storage and display RAMs are now enabled, unlike the previous case where only the storage RAM was enabled. If the device is in ROLL mode, the screen displays a rolling waveform like that seen through the window of a chart recorder. It should be noted that the display provides a free running trace and thus, all incoming triggers are ignored. The purpose of enabling both RAMs is so that the data is stored for future use as well as being displayed immediately. If the user wishes to halt the rolling display, the LOCK-screen button is depressed, but this still allows further storage of incoming data. The user may also decide to use the HOLD button, which prevents further data being written into the storage RAM but allows continual updating of the display RAM. After all required waveforms have been captured in the storage RAM, the next step would be to display the desired signal. During the storing process, the digitized waveform was split into four seperate segments to allow for RAM multiplexing. Thus, a complete record of an input signal would be stored in four distinct RAM modules. In order to display the signal, it would be convenient to reorganize the data so that one complete record is found in only one RAM cell. This is the purpose of the display RAM, where data of only one record is transferred from the storage to the dual-port display RAM. In order to accomplish this, the storing address sequence must be replicated except instead of writing to the RAM locations, a read from the storage memory is performed. In order to determine which stored waveform is displayed, the user can determine which RAM blocks are filled with data of either 1K or 2K length by examining the led indicators. These lights are controlled by the "RAM\_LED" cell found in "CIRCUIT1", and has been described later. During an acquisition, the user selects a memory block destination indicated by the 4-bit number BLK3 and BLSB (Isb of memory block). This value, along with the bit defining record length (MEM\_SEL), are input into "RAM\_LEP". Also, to indicate that data is being stored, the STORE line is low. If a RAM block is being cleared, the STORE line would be taken high. Upon completion of either data storage or removal, the LATCH line is taken high to either turn off or on the appropriate LED. Thus, with the knowledge of which location the desired waveform is in, the user selects the memory block via the lines BLK3 and BLSB during the data-transfer cycle. The two 11-bit pretrigger and posttrigger counters are employed once again for address re-generation, except now they are counting in the display mode, where CAP\_DIS=1. Both pretrigger and posttrigger counters are presetted with the value of "count", where "count" was the value of the pretrigger counter output when the trigger had occurred during the capture cycle. Recall that this value was stored in the "POST\_LATCH" module upon receipt of the trigger. Upon execution, the pretrigger counter increments from its loaded value upto the value which satisfies the pretrigger constraints set by the user. Thus, for a 1K record with 25% pretrigger requested, the counter should increment 255 times. The amount the pretrigger counter has to increment is determined by the memory counter circuitry, suitably named "MEM\_CTR". This block is similar to the front-end of the PRETRIGGER circuitry, but is only enabled during a data transfer from the storage RAM to the display memory. The 11-bit counter found in MEM\_CTR is similar to the pretrigger counter except that this counter always starts incrementing from the zero state. Thus, for the case of a 25% pretrigger for a 1K record, this counter will count from the zero state to 255. The output of the MEM\_CTR circuit is a signal which indicates when the pretrigger requirements have been fulfilled. The output "YD\_NOT" is normally high, but goes low when the counter of MEM\_CTR has reached its terminal count value. This signal is fed directly into the PRETRIGGER block, and has the same effect as if a trigger were to have occurred. Namely, YD\_NOT has the effect of 1) disabling the pretrigger conter, 2) causing the selection of the posttrigger counter, and 3) enabling the posttrigger counter. This has been diagramatically shown on the following page. #### 3.6. RECALLING WITH 25% PRETRIGGER ## 3.6.1. Triggering after pretrigger counter reaches terminal count ## 3.6.2. Triggering before pretrigger counter reaches terminal count -for both of the cases, the pretrigger and posttrigger counters are loaded with the value stored in POST\_LATCH, and they begin incrementing from that point. However, in the first situation, POST\_LATCH holds the value of the counter when the trigger occurred, while in the second case, the latch holds the value of zero. -for the situation where a trigger occurs before the terminal count; during display, the pretrigger counter must count all the way to its' terminal count as dictated by the MEM\_CTR circultry. This causes no problems as normally, the postrigger counter would have counted after the trigger, but since TC had not been reached, both counters are incrementing in unison. Once the counters reach their final values, the ACQCOMP line goes active low, indicating that the data-transfer cycle is complete. Thus, with a complete record now contained within one memory element, the microprocessor can cycle through the addresses at a rate such that the display will appear constant. With the advantage of a dual-port RAM display memory, one side is dedicated to data input, whether it is directly from the A/D converter latches, or from the storage RAM. The other port is restricted to microprocessor access and all data lines are output either to the processor or a CRT controller. ## 4. Major Circuit Blocks of the ADIDAT This chapter deals with the detailed description of all major circuit blocks designed for the ADIDAT dedicated IC [19]. Reference should be made with the glossary, found at the beginning of this thesis, to assist in determining the role of the signal or module being discussed. ### 4.1 Pretrigger Control Circuitry It has been mentioned earlier that all memory address generation is controlled through the use of 11-bit programmable counters. The pretrigger circuitry is a crucial element in this design as it provides the necessary logic to properly control these counters. The pretrigger control circuit is shown in the block labelled "PRETRIGGER", consisting of two 11-bit counters, multiplexers, and associated logic circuitry. The detailed block diagram is shown in Figure 4.1. The primary functions of this circuit can be summarized by the following: - 1/ to ensure that enough data has been acquired by the storage memory to satisfy the user-defined pretrigger requirements. - 2/ after a valid trigger has been received, the required amount of posttrigger data must be written into memory to generate either a 1K or 2K record length. - 3/ the circuitry must be able to terminate the acquisition phase so as to prevent further data being written into the storage RAM. - 4/ allow data transfer to the display RAM using the same logic circuitry used during the acquisition sequence. Figure 4.1 The PRETRIGGER Module The two 11-bit counters form the basis of the control circuit, where U1 is called the pretrigger counter and U14 is the posttrigger counter. Both counters increment on the rising edge of the internal clock, with the former counting before trigger arrival, and the latter incrementing after trigger arrival. The logic must therefore select which counter determines memory addressing and what the count length for each will be. To ensure proper re-display of the waveform, circuit performance should be identical for either data capture or data transfer phases. However, for data transfer sequences, all externally generated incoming triggers must be ignored. The circuitry within the MEM\_CTR module, however, produces a signal (YD\_NOT) which simulates a triggering pulse. The signal is required since counter control is highly dependant on a triggering signal. This signal is fed into the PRETRIGGER module in order to produce identical circuit performance for both data acquisitions and transfers. Circuit performance will now be discussed in general, after which circuit operation will be examined in detail. Referring to the PRETRIGGER block in Figure 4.1, it is evident that most of the logic circuitry is used for the enabling and clearing of the pretrigger and posttrigger counters. Since these counters have the unique ability to vary their count lengths for 1K or 2K record lengths, multiplexers are used to select the proper counter output bits. The multiplexer select line is controlled by the same variable which selects record length, namely "MEM\_SEL". In this way, either a 1-Kbyte or 2-Kbyte record length can be chosen. To properly understand the operation of this circuit, reference should first be made to the section on "PRINCIPLES OF WAVEFORM STORAGE AND DISPLAY" found in Chapter 3. Initially, both counters are reset to zero and are enabled so that they both may count together in unison. This condition can only be altered by the receipt of a valid trigger or the re-starting of the pretrigger counter at zero after it has reached its terminal count value. The terminal count value to which the pretrigger counter increments depends on the pretrigger setting. The pretrigger logic comprises of exclusive-ORs U3 and U4, NOR gates U5 and U32, and a data selecter U7. This has been shown in Figure 4.2. The pretrigger values are fed into this circuit through the variables PRE25, PRE50, and PRE100. In order to obtain proper pretrigger information, the 2 most-significant bits plus the carry-out of the pretrigger counter need to be accessed. This is independent of the record length selected, so if "MEM\_SEL" is 0, a 1K record is chosen and Q8, Q9, and SHORT\_CO (carry-out for a 1023 count) are accessed by the control circuit. The Q8 output of the counter will therefore go high after a total of 255 clocks, the Q9 output goes high after 511 clocks, and the SHORT\_CO after 1023 clock cycles. Similarily, if "MEM\_SEL" is 1, a 2K record is selected so Q9, Q10, and CO (carryout for a 2047 count) must be accessible by the logic circuitry. The Q9 output goes high after 511 clock pulses, Q10 after 1023 clocks, and CO after 2047 clock cycles. From this, it is easy to see the function of the data selector, U2. For a 1-Kbyte record, inputs A0, A1, and A2 corresponding to Q8, Q9, and SHORT\_CO are seen at the output, while for 2-Kbyte storage, the output follows inputs B0, B1, and B2 which are tied to Q9, Q10, and CO respectively. In the case of the posttrigger counter, U14, only CO or SHORT\_CO need be accessed by the count termination control circuitry. These signals merely indicate the completion of an acquisition phase through the "ACQCOMP" (active low) output of U18. Again, the appropriate signal is selected by using data selecter, U25, and controlled by the "MEM\_SEL" line. An acquisition is initiated by a momentary low logic level occurring at the R\_RESET input, which causes a reset of both counters and all pertinant flip-flops. The resetting process causes "ACQCOMP" to be set high, thereby indicating the start of an acquisition. Circuit behaviour now depends on the pretrigger value selected, which is determined by the PRE25, PRE50, and PRE100 signals provided by the user. It should be mentioned again that this circuit is employed both during an acquisition phase as well as a re-display phase. During data capture, the input trigger is received via the D-type latch, U8. This has been defined as the trigger latch in subsequent discussions. Also during an acquisition, the input "YD\_NOT" is always high, as it arises from circuitry which is enabled only during data display (refer to the MEM\_CTR block). During the re-display phase, all triggers which may occur are ignored since the trigger latch is effectively disabled. The value for "YD NOT" is generated through the enabled MEM\_CTR block, and acts like an internally generated trigger. This scheme allows either the trigger (in a capture sequence) or "YD\_NOT" (in a data transfer phase) to determine which counter outputs will be treated as the memory address, depending on whether the device is capturing or displaying data. Counter output selection is performed in the SELECTOR module, although the variable "CNTR\_SEL" which performs the selection is generated within PRETRIGGER. In the following discussion, it is assumed that the "MEM\_SEL" signal is low which implies a 1K record length. As a result, multiplexer U2 will select counter outputs Q8, Q9, and SHORT\_CO, while data selector, U25 will select the SHORT\_CO output from the posttrigger counter. #### 4.1.1 0% PRETRIGGER For no pretrigger requirements, PRE25, PRE50, and PRE100 are all set low, thus the PRE25 and PRE50 inputs to the exclusive-OR gates U3 and U4 are low. Since the counter has been initially reset, its corresponding outputs are all cleared so that the other remaining inputs to the XOR pair are also low. This produces a high value at the output of the NOR gate, U5. The 2-bit selector ("SEL") which follows is controlled by the PRE100 line, therefore the output of U7 would follow the value on input line "A", which is a logic 1. This can be seen from Figure 4.2 shown on the following page. Now, since both the trigger latch, U8 and the MEM\_CTR circuitry were reset initially, both inputs to U10 would be high (YD\_NOT=1). This takes the D-input of U13 low because of the action of NAND gate U12 and the high output form U7. On the next negative transition of the internal clock, the Q output of the reset latch will follow the D-input, which forces an internal reset of U1, U6, U8, U17, U18, and U29, as shown in Figure 4.3. The output of U20 "enables" the pretrigger counter through U0, U11, and U44, however, this is meaningless since the counter is being continuously reset by the reset latch, U13. This situation causes the pretrigger counter to remain at 000 (hex), and maintains this state until a valid trigger occurs. The XOR gate U44 is used only during system initialization so that the pretrigger counter is not enabled during this time. The pretrigger enabling logic circuit has been shown in Figure 4.4. When a trigger pulse is received by the circuitry, trigger latch U8 is clocked high causing the Q' output of the same flip flop to go low. This also causes the counter select line ("CNTR\_SEL"), determined by U16 (which was initially high) to be cleared, thereby selecting the posttrigger counter in the SELECTOR circuitry. Recall that "CNTR\_SEL" was initially high so that the pretrigger counter could be selected. Also, the output of U20 is now low causing the output of nand gate U12 to go high, therefore no internal resetting can take place through the reset latch, U13. However, the enable input to the pretrigger counter is now low (previosly high) as a result of U0, U11, and U44, so this counter is disabled. The enabling circitry for the posttrigger counter will now be examined, and is shown in Figure 4.5. The inputs to the 3-input NAND gate, U24, were all high before the Figure 4.2 Exclusive-Or Circuitry for 0% Pretrigger Figure 4.3 Internal Reset Circuitry Figure 4.4 Pretrigger Enabling Circuitry receipt of a valid trigger, and since all inputs, other than the output of U26 to the 4-input NOR gate are low, the posttrigger counter was disabled. But since Q' of the trigger latch is now low (U8), the output of U26 also goes low. This causes the output of the 4-input NOR gate to go high since all inputs to U27 are low, thereby enabling the previously disabled posttrigger counter. The XOR gate U42 is used only during the initialization of the ADIDAT. The counter begins counting from the all zeros state at the selected clock rate. When the counter reaches a count of 1023 the SHORT\_CO will go high in turn causing the output of the selector U25 to go high. The inverting multiplexer U9 selects the "A" input, thus its output is low because of U25. The D-input of the ACQCOMP flip flop U18 is thus low, so on the next clock cycle the Q-output will be low. The "ACQCOMP" signal is now low indicating the termination of the Acquisition phase. The high value output from selector U25 also sends the output of the 4-input NOR gate low, thereby disabling the posttrigger counter. Figure 4.5 Posttrigger Enabling Circuitry ## 4.1.2 25% PRETRIGGER For this case, the signal PRE25 is high while the other pretrigger inputs are all low. Since the pretrigger counter was initially reset, both inputs to U4 are zero resulting in a low output, while the output for U3 will be high. Thus the output of NOR gate U5 will remain low until both inputs to exclusive-OR U3 are high. Again, the selector U7 chooses the "A" input which is presently low thereby tis and output of U12 high. On the next negative clock pulse, the Q-output of reset latch U13 is brought high causing no internal resetting. Since the Q' output of the trigger latch and "YD\_NOT" are both high, the output of U20 is high. This, along with the initial resetting of flip flops U6 and CD9, causes the output of inverter U31 to be high thereby enabling the previous counter. The clocking causes this counter to increment from the all zeros state at a rate corresponding to the frequency of the internal clock signal. When the count reaches a value of 255, Q8 of the pretrigger counter will go high, causing the output of XOR gate U3 to go high, and hence causing the output of NOR gate U5 to go high. Prior to this occurrence, the posttrigger counter was counting in unison with the pretrigger counter since all inputs to the 4-input NOR gate, U27 were low. This resulted in a high value reaching the posttrigger counter enable input, which is active high. However, with selector U7 going high, the combination of U25, U19, and U24 causes U27 to go low, thereby disabling the posttrigger counter until the receipt of a valid trigger. Since the posttrigger counter was disabled and not cleared, its present count value is held for later use. Having reached the terminal count for the pretrigger counter, the internal resetting process is repeated and the counter starts incrementing from the all zeros state once again. The posttrigger counter remains in its disabled state. This process continues until triggering occurs, which causes a high logic level to be clocked out of the trigger latch. At this point, the output Q' of U8 will be low causing "CNTR\_SEL" to be low and also disabling the pretrigger counter. The output of the 4-input NOR gate U27 will now be high once again "enabling" the posttrigger counter. The count will commence at 255 and continue until it reaches 1023, at which point the "SHORT\_CO" of the posttrigger counter will go high. This transition is detected by the inverting multiplexer U9, and thus "ACQCOMP" will go low after the next clock pulse. Again, this will indicate the termination of the capture phase, and the posttrigger counter will be disabled. ### 4.1.3 50% and 75% PRETRIGGER The circuit performance for these cases is identical to that described above except for the pretrigger input values. For a 50% pretrigger, PRE50 is high while all other inputs are low, whereas for a 75% pretrigger, the input lines PRE25 and PRE50 are taken high keeping the PRE100 input low. Therefore, the output of U7 will go high when Q9 goes high for the case of 50% pretrigger. Also, the posttrigger counter will be disabled at a count value of 511 and re-started upon receipt of a trigger. For a 75% pretrigger requirement, when both Q8 and Q9 go high, the output of U7 will go high signifying the terminal count for the pretrigger counter. Here, 767 will be the count value for the posttrigger counter, where it is disabled until triggering occurs. These are the only basic differences with respect to circuit operation in comparison with the 25% pretrigger option. #### 4.1.4 100% PRETRIGGER For this case, PRE100 is high while all other pretrigger inputs are held low. The major difference between this situation and those described previously is that the selectors U7 and U25 choose the "B" input and that the cutput of the 4-input NOR gate U27 is always low. This means that the posttrigger counter is never enabled, which is reasonable to expect since we only want to see and record everything before the occurrence of a valid trigger. Initially, the output of U7 is low since everything has been reset, thus the pretrigger counter increments at the clocking rate. When the count reaches its' terminal value of 1023, the "SHORT\_CO" of the pretrigger counter goes high, which causes the output of U7 to go high. On the next clock pulse, the Q-output of the reset latch, U13, will follow the low value appearing at the D-input and an internal reset results. The pretrigger counter resumes counting from the all zero state until a trigger occurs, at which point a high value is clocked out of the trigger latch. Since multiplexer U9 is selecting and inverting the "B" input, which is the output of the trigger latch, the signal "ACQCOMP" will therefore be taken low on the next clock pulse. This indicates the completion of an acquisition sequence. # 4.1.5 INCREASED RECORD LENGTHS This discussion on pretriggering can also be extended to the case where "MEM\_SEL"=1, indicating a 2-Kbyte capture record. In this situation, multiplexer U2 will select pretrigger counter outputs Q9, Q10, and CO while data selector U25 selects the CO carry line from the posttrigger counter. Also, for both counters, the 11th bit is enabled allowing a count length of 2047. ## 4.1.6 OTHER CIRCUIT COMPONENTS Some logic components in the PRETRIGGER circuit which were not fully discussed will now be described here in detail. Latches U6, U17, U24, and U25 were used to hold the values from the carry lines resulting from counter operation. This is necessary for circuit operation since the carry lines go high for only one clock cycle, then return back to a logic 0. The effective OR gate formed by NOR gate U36 and inverter U37 was used to disable the trigger latch only when the continuous capture method during ROLL mode had been requested. Disabling here means the trigger latch output was always set to a logic 1. This is the only time during the data acquisition phase when the trigger is disabled. During data display, any incoming triggers should be disregarded by the logic, therefore the D-input to the trigger latch is kept low. This is accomplished by the "CAP\_DIS" line feeding the inverter U30. The combination of gates U24 and U26 (effective AND gate) along with U27 (4-input NOR gate) forms the circuitry which enables the posttrigger counter at the correct times. Recall that this counter becomes active during the incrementing period of the pretrigger counter. This occurs until the pretrigger counter reaches its terminal count value prior to trigger arrival. The posturager counter is disabled until a valid trigger reaches the circuitry. The enabled posttrigger counter increments to its terminal count value of either 1023 or 2007, at which time the counter is disabled. For the condition of 0% pretrigger, latch U33, XOR gate U34, and NOR gate U32 are required for proper posttrigger counter enabling. Recall that in this state, the paetrigger counter never increments from its zero state and the posttrigger counter only increments after a triggering event has occurred. Also, during this condition, "YD\_NOT"=0, thus the output of inverter U26 would be zero. This would enable the posttrigger counter before a valid trigger had occurred; an undesireable situation. With the addition of U32, U33 and U34, this situation is avoided by enabling the posttrigger counter only after the receipt of a valid trigger. ## 4.2 The Memory Counter Block The purpose of the MEM\_CTR module is to monitor the pretrigger count value during a data transfer sequence. Since the pretrigger counter does not necessarily start incrementing from an all zeros state during data transfer, a memory counter which measures pretrigger record length must be utilized. It is used to determine the point in memory where the pretrigger record terminates. The MEM\_CTR circuit module is therefore active only during data transfers, that is, when the CAP\_DIS line is high; otherwise it is disabled. To properly understand the function of this circuit block, reference should be made to Chapter 3. The MEM\_CTR logic is similar to the front-end circuitry found within the PRETRIGGER block. An 11-bit programmable counter, U0, is used to increment from 000 to the selected pretrigger count value. This memory counter works in conjunction with XOR circuitry needed to determine the terminal count for a particular pretrigger setting. The logic comprises of two 2-input exclusive-OR gates, U3 and U4, along with NOR gate U5. The lines PRE25 and PRE50 each feed one input of the exclusive-OR gates, while PRE100 is used as the select line for data multiplexer U6. As was done in the pretrigger circuit, a data multiplexer was used to determine which counter outputs feed the other exclusive-OR gate inputs and the output inverting multiplexer. This was done to facilitate either a 1-Kbyte or 2-Kbyte record length, with the appropriate bits being chosen through the data selector with the control line determined by "MEM\_SEL". The single output of this circuit, "YD\_NOT", is used in the PRETRIGGER control circuitry as shown in Figure 4.6. The value of YD\_NOT arises from the output of the inverting multiplexer, U6. Thus, to indicate a terminal count situation for the memory counter, the value of "YD\_NOT" will be low otherwise it remains high. Also, Figure 4.6 YD\_NOT In The Pretrigger Module during data acquisitions when MEM\_CTR is not enabled, "YD\_NOT" is always at a high logic level. The method by which this module operates will now be examined. Recall that during data acquisitions the pretrigger counter increments to its terminal value, then resets to an all zero state provided no incoming triggers have occured. This process continues until triggering, at which point the pretrigger counter is halted and the posttrigger counter is enabled. However, the posttrigger counter begins incrementing from the pretrigger terminal count value so that the generated addresses will not result in the overwriting of previously stored pretrigger information. The count continues to either 1023 or 2047 depending on the record length selected by the user. As an example, for a 1-Kbyte record with 50% pretrigger, the pretrigger counter generates addresses from 0 to its terminal decimal value of 511. If no triggers have arrived before reaching 511, the counter loops back to 0 because of the action of the internal reset circuitry. The count continues until a valid trigger is received. If it is assumed that this occurs at address 200, then this last pretrigger count value is stored in "POST\_LATCH" (refer to the section entitled "LATCHES") and the posttrigger counter is enabled and begins counting from 512. When a stored data record needs to be transferred into display RAM, the user sets the "CAP\_DIS" line high thereby enabling the MEM\_CTR circuit block. The pretrigger counter is loaded with the value "count" corresponding to the address where the pretrigger counter was halted upon trigger arrival. The next point (ie. "count"+1) is the value at which the pretrigger record begins, and continues incrementing upto its terminal count, which has been defined to be "count". To determine when the pretrigger counter is to be stopped, it is necessary to monitor the memory count value for "n" incremental steps, where "n" refers to the selected pretrigger length. The monitoring task is accomplished by the MEM\_CTR circuit, where the 11-bit counter contained within it counts from a cleared initial state to the pretrigger length. Upon reaching the terminal count condition for the memory counter, the output "YD\_NOT" is taken low. This action causes the same result that would happen if a trigger was received by the PRETRIGGER circuit. Thus, "YD\_NOT" can be regarded as an internally generated trigger. In particular, receipt of a low logic level on "YD\_NOT" causes the posttrigger counter to be selected for address generation and eliminates the occurence of an internal reset through U13 in the PRETRIGGER module. Also, this action allows the posttrigger counter to be enabled while disabling the pretrigger counter. The value of "YD\_NOT" remains low until data transfer is complete and the device is externally reset by the initiation of another data handling sequence. With reference to the earlier example for a data transfer phase, the pretrigger counter is first loaded with count=201, and then allowed to count upto its terminal count value of 511. Meanwhile, the memory counter is incrementing at the same clock rate from an all zeros state upto 511. When the pretrigger counter has reached address 511, the memory counter has only attained a value of 310. Thus, since the internal trigger line "YD\_NOT" is still high, the PRETRIGGER circuitry initiates an internal reset sequence. This causes the pretrigger counter to re-start from the zero state, while the memory counter increments from 311. When the memory counter reaches 511, "YD\_NOT" goes low thereby disabling the pretrigger counter, which would have reached address 200. This value corresponds to the end of a pretrigger record. The posttrigger counter is enabled and starts incrementing from 512 and continues to 1023. The situations described above assume that trigger arrival occurs after the pretrigger counter has reached its terminal count value and has reset back to 0. However, if a valid trigger arrives before the terminal count value, then a different situation arises. Recall that the address where the pretrigger counter was halted upon trigger arrival is stored in the module "POST\_LATCH". But latching only happens if the pretrigger terminal count was reached, otherwise the value stored within the latch remains at 0 for that particular record. In this early trigger arrival situation, data transfer is accomplished by loading the pretrigger counter with 0 and letting it count in unison with the memory counter. Incrementing will occur until the terminal count of both counters is reached, at which time the posttrigger counter will assume address generation. It is important to note here that in this situation, the pretrigger counter is generating addresses for both pretrigger data and a partial amount of posttrigger information. This is not a problem and can be readily seen from the diagrams contained within the "PRINCIPLES OF WAVEFORM STORAGE AND DISPLAY" section. #### 4.3 Memory Addressing and RAM Control Circuitry After an input analog waveform has been processed through a high-speed analog-to-digital converter, the resulting digital signal may be displayed immediately, or can be stored in memory for later use. With digital storage oscilloscope operation, the latter situation occurs more frequently than the former. Since the digital data stream which results after A-D conversion can be as high as 20 MHz, a high-speed RAM chip must be used. However, in order to reduce the costs incurred with fast RAM packages, an alternative method of data storage can be employed [4]. By using an n-RAM multplexing scheme, where "n" refers to the number of RAM cells used, data is stored into each of the memory modules at a rate corresponding to 1/n of the internal clock speed. This facilitates the use of the more conventional RAM packages which tend to be slower, but are therefore significantly cheaper. Using this technique of data storage, logic must be designed so that addressing of memory occurs in an orderly and systematic manner. Such a task involves addressing each memory element for a specified amount of time in order to allow data to be properly stored in that RAM cell. This suggests that address and data latching may be required to produce the desired effects. Also, in order to enable the memory elements sequentially such that only one RAM cell is active for one given address, an n-bit shift register can be used. Therefore, only 1 of the "n" memory cells will be enabled for one clock cycle, but all memory components will be accessed by the same address location after "n" clock pulses. After the shift-register has enabled each RAM module, the next sequential address is generated and the enabling process is re-initiated. With n-RAM multiplexing, a digitized record would be seperated into "n" distinct sections. Therefore, both the RAM control circuit and PRETRIGGER logic block must be able to reproduce the original signal from the divided records using proper reconstruction techniques. This can be easily accomplished since the addressing counters of the PRETRIGGER circuit produce the same count sequence during a data transfer phase as during a data acquisition phase. Thus, the order of memory location addressing is maintained because of identical count incrementing and the resulting circuit operation. To convert the counter outputs into the correct multiplexed RAM addresses, control circuitry is required, and will now be examined. The majority of the RAM control circuitry is found within the block labelled "SELECTOR", although some signals do originate from other logic modules. The logic contained within these blocks is used to control both the storage RAM and the dual-port display RAM, depending on the user-selectable options. The user can chose either single-shot storage, where data is latched and then transferred to the storage RAM, or use the ADIDAT in a continuous capture mode, in which case data is transferred to both storage and display RAM. The storage memory comprises of eight 4K x 4-bit RAM modules multiplexed in a scheme to allow 16-Kbytes of 8-bit data to be stored. Multiplexing the resulting four memory modules allows the use of relatively slow RAM since each memory block would be accessed only 1/4 of the clock time. The display RAM is a dual-ported memory element, meaning that the actual storage registers can be accessed by two independant sources. Thus, for a 2K x 8-bit dual-port RAM, there are two sets of the following: 8-bit data lines, 11-bit address lines, and various control lines such as chip enables, write enables and output enables. This RAM allows one port to be dedicated to a microprocessor, which cycles through the memory to produce a readable display, while the other port is used by the dedicated logic array to allow data transfers from either the A/D latches or from the storage RAM. Where the data originates from depends on the mode setting of the ADIDAT. Fast address generation for both RAMs is accomplished by the use of two 11-bit counters originating from the PRETRIGGER circuit block, and can operate at frequencies up to 20 MHz. These addresses are latched by the RAM\_ADD circuitry of U32, which consists of an independently clocked 12-bit latch. The reason for using 12-bit latches when the count is only 11-bits will be discussed later. Similarily, the A/D latches are formed by the DATA\_REG block, U0, consisting of four 8-bit tri-statable data registers. The latching process is governed by the same RAM-enabling shift-register outputs, and is used by DATA\_REG as input clocks. The outputs of the 8-bit analog-to-digital converter, representing the instantaneous amplitude of the input signal in digital form, forms the data to be latched. The data is input to the DATA\_REG through line "DATAIN". Since the A/D converter operates at a constant rate of 20 MHz, data is continuously generated at 50 ns. intervals. However, both the RAM\_ADD block and DATA\_REG module latch only on the rising edge of the internally generated input clock(s). Thus, the data register stores only 1 in "x" data samples depending upon the selected acquisition rate. These four latches subsequently drive the four seperate data lines of the storage RAMs [4]. However, when the display RAM must write data to memory, it comes directly from the A/D converter output. These data lines need to be tri-statable so that bus contentions with data lines from the storage RAM can be avoided. For more information please refer to the memory block diagram which follows this section. The method by which the pretrigger and posttrigger counters address RAM memory locations will now be examined. Reference should be made to the logic schematics contained within the "SELECTOR" module. The 11-bit counter outputs are fed into an 11 x 2:1 multiplexer, U1, where the output is selected by the "CNTR\_SEL" line originating from the PRETRIGGER block. The outputs of ADD\_MUX multiplexer U2, which follow U1, depends on the record length selected by the user. Recall that for a 1-Kbyte record, the counter would normally only count a 10-bit number and the 11th bit, in this case, would always be zero. Thus, a slight variation of the 11 x 2:1 multiplexer produced the ADD\_MUX module, which was used to determine if the MSB of the counter was significant. This data selector chose between two 10-bit numbers and two 1-bit numbers. The most significant counter bit was one input and the other input was the LSB of the selected memory block. To maintain timing, the remaining 10-bits were also muxed with themselves, so that the result would appear at the output at the same time. Selection between the MSB of the counter and the LSB of the memory block was determined using the "MEM\_SEL" line. If "MEM\_SEL" was low, meaning a 1K record, the BLSB input (lsb of the memory block) would reach the output, therefore correctly implying the MSB counter output was not needed. Since the memory block to be used is expressed as a four-bit number, the chosen least significant bit implies the block is either an even or odd number. So for a 1-Kbyte record, the data may be stored in any one of the 16 available locations (ie. location 0 to location 15), depending on "BLSB". However, if a 2-Kbyte record had been selected, the lsb of the memory block would have been disregarded and the MSB counter output would have been multiplexed through. The corresponding data could only be stored in an even numbered starting location (ie. location 0, 2, 4, 6....to location 14) since "BLSB" has been disregarded. What results out of the "ADD\_MUX" cell, U2, is an 11-bit number, the most significant bit being either the MSB of the counter for a 2-Kbyte record, or the LSB of the desired memory block. The 11-bits are split up so that RAM multiplexing may be incorporated. The lower 2-bits are removed from the bus so that the resulting address can be accessed by four seperate RAM modules. Since the memory block requires 4-bits, and the LSB has been included in "ADD\_MUX", the remaining 3 bits are concatenated to the upper end of the resulting 9 bits of the address bus. Thus, a new bus of 12 bits has been created which will be input into the "RAM\_ADD" cell, U32. The outputs from a 4-bit shift register with an input clock corresponding to the acquisition rate forms the clocking scheme of both address and data registers. The outputs are initially in a 1000 state until the enable line, controlled by EN\_DEC, is brought high. When this happens, the appropriate output lines will go high in a sequential manner at a rate corresponding to the input clock. The action of the outputs going from a low value to a high forms the input clock required by the address latch, "RAM\_ADD", and by the data latch, "DATA\_REG". This scheme allows both latches and RAM to operate at 1/4 the maximum clock speed, which could be quite high for waveforms with large bandwidths. The state of the control lines for both storage and display RAMs depends upon which mode the device is in. If "CAP\_DIS" is high, the device is transferring data from the storage RAM to the display memory, thus the data registers and mux must be tri-stated to avoid bus contentions. The two RAMs are both enabled, although the storage memory is in the read state while the display RAM is writing. In the state where "CAP\_DIS" is low, two possibilities exist: 1) the device is in the continuous-capture mode, or 2) the device is storing single-shot events. For the first situation, both RAMs are enabled and storing data according to the state of their R/W' and output enable lines. Since both of these RAMs share the same data lines, it is necessary to isolate the memory elements by the use of a tri-state octal buffer, which is external to the gate array. If the single-shot mode is selected, the dual-port display RAM is disabled thereby tri-stating the data lines, while the storage RAM is enabled. Also, the outputs of the data bus from the A/D converter are tri-stated. The simplified memory block diagram is shown in Figure 4.7 on the following page. Figure 4.7 A General Block Diagram for the ADIDAT Memory Elements #### 4.4 Prescalers In the clocking circuitry of this design, three types of prescalers are employed. Their purpose is to divide the high frequency system clock into several time-base ranges. The prescaler circuits PS2, PS4, and PS10 are used to divide each input clock signal by 2, 4, and 10 respectively. Each prescaler has been constructed in a similar manner, so in order to explain the general circuit construction and operation, the variable "x" will be used, where x=2, 4, or 10. Thus, PSx was built using a chain of D-type flip flops, where the first x/2 registers are asynchronously presettable while the following x/2 flip flops are asynchronously clearable. The clock signal which is to be divided down by PSx is fed into each of the x flip flops' clock input, while each of the Q-outputs are used for the following D-inputs. The x-th flip flop Q-output is fed back to the D-input of the first flip flop. This arrangement will produce an output clock signal with a 50% duty cycle due to the equal number of FD4 (settable) and FD2 (clearable) D flip flops. For this circuit to operate properly, it must be initialized prior to receiving the input clock signal. This is accomplished by the LD input line which causes the first x/2 flip flops to be set while clearing the last x/2 flip flops. Thus, on each input rising edge, x/2 ones are clocked through to the output after x/2 zeros. The resultant output of the PSx is a signal with a 50% duty cycle and an output frequency which is related to the input frequency by f(input)/x. #### 4.5 Latches The design of this data acquisition device allows the user to store a maximum of 16 different records. For each record, there may exist a unique pretrigger value, timebase value, and a different trigger arrival point. These variables are essential in the re-construction and subsequent display of the captured digitized waveform. Therefore, a method to store these important values is required to ensure that a correct display can be produced. To accomplish this, latches are employed to store the bit values which represent these three important variables. Pretrigger information can be expressed with 3 bits, thus a module called LATCH3 was built. Also, the point in time at which the external trigger arrives determines the amount of stored pretrigger information in the storage buffer. For this, the final value of the pretrigger counter needs to be stored when the ADIDAT receives a valid trigger. The reason for this has been explained in the data retrieval section. Thus, to store the 11-bit counter outputs, the cell named LATCH11 was used. Finally, the timebase at which the data was acquired is not a necessary variable in the reconstruction process, however, it is essential during analysis of the display. Since there are 25 different timebase possibilities, 5 bits are adequate to uniquely represent each time per division selection. With this in mind, LATCH5 was constructed to hold the 5-bit number. The n-bit latches just described were all constructed in a similar manner. Each module contains "n" D-type registers which can all be cleared by the application of a low logic level at the "CD" input of the desired latch. The registers are enabled by applying 0 volts to the "GN" input, thus, to latch a value, the GN input is taken high. For LATCH3, LATCH5, and LATCH11, all register enables were connected together, as were the clears, so that the enabling and clearing of all n-bits occured simultaneously. These register cells have been used in the modules which provide the actual storing facility. The pretrigger values are stored using the PRE\_LATCH module; the timebases are stored using the circuitry within the TIME\_LATCH cell; and the pretrigger counter values are stored in the POST\_LATCH module. The n-bit latches contained within each module are replicated 16 times so that there are 16 distinct registers. Each can be accessed by the memory block identifier, BLK, thereby allowing the storage of pertinant values in the same block location as the waveform. These latching circuits have been fully described in their respective sections as follows. #### 4.5.1 PRE\_LATCH MODULE: The PRE\_LATCH module contains logic required to hold the unique 3-bit information which expresses the selected pretrigger value. The major components contained within this block includes sixteen 3-bit data registers, two 4:16 demultiplexers, and three 16:1 multiplexers. The demultiplexers are used to access one of the sixteen data register, and are controlled with the select lines connected to the memory block identifier. Storing demultiplexer U0 is enabled when storing a 3-bit value, and the output is selected by BLK3 and BLSB. The single output line is taken low while the others remain in their normally high state. This line is used to enable one of the 16 data registers which can now store the values of PRE25, PRE50, and PRE100. The "STORE" line which enabled U0 returns to its low state causing all demultiplexer outputs to go high. This action disables all registers and latches all data contained within them. To be able to use this stored information, each of the outputs from the 3-bit latch are fed into each of the three 16:1 multiplexers. The 16 PRE25 lines are inputs to multiplexer U4; the 16 PRE50 lines go to U3; and the 16 PRE100 lines are inputs to U2. Again, the output which is to follow the input is determined by the value of the memory block specifier, which feeds the multiplexer select lines. The "RECALL" line which enables the multiplexers is always kept high in order to keep U2, U3, and U4 always active. Since the enables of these data selectors are all inverted, the outputs need to be re-it asing U6, U7, and U8. To clear data contained within one of the data registers, the memory block must be specified and the "CLEAR" line must be high. Also, the "STORE" line should be low thereby disabling U0. With the clearing demultiplexer U5 now enabled, a specific register can be cleared since the outputs directly feed into the clear direct, or "CD" input of a particular latch. Thus, clearing a PRE\_LATCH register defaults the pretrigger value to 0% since PRE25=0, PRE50=0, and PRE100=0. The diagram of Figure 4.8 illustrates the organization of the PRE\_LATCH data register and provides further insight into how the data is stored in this and other latches. Figure 4.8 The PRE\_LATCH Data Register ### 4.5.2 POST\_LATCH MODULE: The POST\_LATCH block contains circuitry required to latch the 11-bit data which indicates the count value of the pretrigger counter. The 11-bits are the direct outputs of this counter and are latched only upon the receipt of a valid trigger. This module contains sixteen 11-bit latches, two 4:16 demultiplexers, eleven 16:1 multiplexers, and other associated glue logic. As in the PRE\_LATCH, the demultiplexers control the storing and clearing process of a particular data register. The latch is selected by using the memory block identifier which forms the input control lines to both demultiplexers and output data selectors. It is important to note that latching the value from the pretrigger counter should only occur if the counter has reached its terminal count and has been re-started from the all zero state. Otherwise, the value in the data register for that particular waveform should remain to be 0. Thus, to indicate a terminal count condition, the "TC" input which arises from the PRETRIGGER block, enables the latching procedure to take place. The storing demultiplexer is disabled when the data acquisition sequence has terminated, as indicated by the low logic level on the "ACQCOMP" line. The disabling process takes all output lines of the demultiplexer to a high value, thereby disabling the data registers and latching all values within. Once latched, the value can be used in the data transfer phase, where the outputs of POST\_LATCH form the preset inputs to the pretrigger counter. This has been explained in the section concerned with data acquisition and transfer. #### 4.5.3 TIME\_LATCH MODULE: The TIME\_LATCH imposule contains logic required to hold the unique 5-bit value which expresses the selected timebase range. The major components contained within this block includes sixteen 5-bit data registers, two 4:16 demultiplexers, and five 16:1 multiplexers. This circuit works in exactly the same manner as the PRE\_LATCH, and to some extent, like the POST\_LATCH. Demultiplexer U1 is used for selecting a register where information is to be stored, while demultiplexer U0 is used to clear a particular value from a selected latch. Once again, a register is selected by using the 4-bit memory block specifier which forms the inputs of the control lines. The timebase can be uniquely specified by a 5-bit number, which arises from a 5-bit up/down counter contained within the "CLKS" circuit module. Unlike the POST\_LATCH but similar to the PRE\_LATCH, the desired value is latched when the input "STORE" line is brought low after being momentarily high. In this case, the "CLEAR" line should always be low. To clear a value from a data register, the "CLEAR" line is taken high momentarily while keeping the "STORE" line at a low logic level. The final outputs arise from data selectors U5 to U9 inclusive, and must be re-inverted by inverters U10 to U14 inclusive. #### 4.6 Counters The three 11-bit counters contained in the ADIDAT are primary elements in the control performance of the circuit. The storing and retrieval processes are under the direct control of these counters, which are used to generate addresses for the various memory devices. A standardized 11-bit counter was constructed using two 4-bit counters forming the 8 least significant bits, a 2-bit counter, and a 1-bit counter for the most significant bit. This design allowed address generations of either 1-Kbyte or 2-Kbyte records, depending on whether the most significant 1-bit counter was enabled or disabled. With this arrangement, the 11-bit counter required two seperate carry-out lines; one for the full 11-bits and one for the shortened 10-bits. The carry lines were labelled CO and SHORT\_CO respectively. In the finalized design, the six carry-out lines resulting from the three counters were fed into the clock inputs of D-type flip flops. During initial design simulations, it was observed that false 0 to 1 transitions occured on both carry lines, and since the D-input was connected to +5V, a high value was latched at incorrect times. To circumvent this problem, the D-inputs were first disconnected from the +5V power source. Then, the Q0 to Q9 counter outputs were ANDed together and subsequently fed into the input of the D flip flop controlled by the SHORT\_CO line. Thus, D would go high when the counter reached a value of 3FF (hex), which is approximately the same time when the SHORT\_CO line goes form 0 to 1. This is due to input loading of the flip flop clock line, which then becomes slightly delayed. A similar arrangement was constructed for the flip flop activated by the CO carry line, except that the inputs to the AND gate were Q0 through to Q10. Therefore, the D-input goes high only when the count reaches a value of 7FF (hex). In both instances, the D-inputs are returned to a low value in order to avoid any further false latching conditions. The generic 11-bit counter contained all standard input lines common to most synchronous counters. Since the counter is presettable, there are 11 preset lines with a corresponding active low LOAD line. Other inputs also include a clear (CLR) line, an enable (EN) line, a line to enable the most significant bit of the counter (EN\_MSE), and a clock (CLK) line. There are 11 output lines, and, as previously mentioned, a carry-out line for 11-bit operation and a "short" carry-out line for 10-bit operation. #### 4.7 Timebase Generation Circuitry In the design of this data acquisition chip, the internal clock signals required by all synchronous components are generated within the CLKS module. The circuitry contained within this cell comprises of prescalers, a latching module, a decoder, and a timebase selector. Recall that the input analog signal is digitized at a constant rate corresponding to the sampling frequency of the analog-to-digital converter. However, the rate at which data is stored in memory is determined by the selection of a timebase. Therefore, horizontal resolution of all captured waveforms is completely determined by the selection of the timebase setting, measured in t/div. As described in the PRESCALERS section, the system clock is divided to produce a 1-2-5 timebase sequence range, starting at 50 sec/div. and going to 10 usec/div [15]. The 24 resulting signals, plus an additional user defined external clock signal were fed into the inputs of a 32:1 decoder (named MUX32TO1). With this configuration, five lines are required to decode the signals so that only one unique clock appears at the output. The table shown in Figure 4.9 illustrates the input and output relationship for the 32:1 demultiplexer. In order to simplify the task of setting the value on the five demultiplexer control lines, an 8-bit up/down counter (called UDC8) was built. This was done by using two 4-bit up/down counters (CUD42) from the LSI macrocells library. The five least significant bits of the counter were connected to the corresponding five control lines of MUX32TO1. The three remaining lines of the counter stayed unconnected. Two debounced keypad buttons control the number of pulses | | input | frequency | t/div | |-----|--------------|-----------|--------------| | 1 | 00000 | 10 MHz | 10 usec/dlv | | 2 | 00001 | 5 MHz | 20 usec/div | | 3 | 00010 | 2 MHz | 50 usec/div | | 4 | 00011 | 1 MHz | 100 usec/div | | 5 | 00100 | 500 KHz | 200 usec/div | | 6 | 00101 | 200 KHz | 500 usec/div | | 7 | <b>∜0110</b> | 100 KHz | 1 msec/div | | - | 00111 | 50 KHz | 2 msec/div | | 8 | 01000 | 20 KHz | 5 msec/div | | 9 | 01001 | 10 KHz | 10 msec/div | | 10 | 01010 | 5 KHz | 20 msec/div | | 11 | 01011 | 2 KHz | 50 msec/div | | 12` | 01100 | 1 KHz | 100 msec/div | | 13 | - | 500 Hz | 200 msec/div | | 14 | 01101 | 200 Hz | 500 msec/div | | 15 | 01110 | 100 Hz | 1 sec/div | | 16 | 01111 | 50 Hz | 2 sec/div | | 17 | 10000 | 10 KHz | 10 msec/div | | 18 | 11111 | IU KMZ | IA IIIMAAAAA | Figure 4.9 I/O for the 32:1 Multiplexer reaching the clock input of the up/down counter, where one button is to count up the scale, while the other provides a means to change direction to go down the scale. The outputs Q0 to Q4 from the counter generates the 5-bit input to the demultiplexer in a sequential binary order. This enables the user to go through all possible timebases in either direction, as is shown Figure 4.10. 10 useardiv 20 useardiv 30 useardiv 200 useardiv 200 useardiv 300 useardiv 30 mseardiv 300 Figure 4.10 Timebase Organization These timebases are important to know for the analysis of the reconstructed waveform. Since each of the stored data records may have been acquired using varying timebase ranges, it would be essential to store these values for future reference. Recall that each data record has a unique storage location assigned to it through the block (BLK) identifier. Therefore, by using the TIME\_LATCH module described earlier, it is possible to store the 5-bit number defining the timebase of a particular waveform. This value would be stored in TIME\_LATCH at the location corresponding to the storage location of the data block. With this method, by specifying the block number during re-display, both correct data and timebase will be recalled. The inputs to the CLKS module will now be examined. In order to generate the variety of required clock signals, a system clock must be fed into the "XCLK" input of this cell. This clock is subsequently divided down by the prescaler circuitry, which needs to be initialized through the "LD" input. The lines which are required by the TIME\_LATCH module are the standard "STORE", "CLEAR", "RECALL", and "BLK" inputs. For the up/down counter, enabling is accomplished by the "EN" pin, count direction is determined by the "UP" input, presetting inputs to the counter is done by a momentary low value on the "LOAD" pin, and the counter is cleared with 0 volts applied at the "CLR" input. The pulses from the keypad to increment or decrement the counter are fed into the "TIMESEL" input pin. Finally, a pin is available for a user-defined external clock, and is applied to "EXTCLK". The output of the 32:1 demultiplexer has an inverted output, so an output inverter was required to maintain the same clock phase. For the CLKS module to be able to drive all synchronous components in this design, high-drive inverters were utilized, providing large fan-out capabilities and small rise-time transients. ### 4.8 Control Circuitry for the External LED's The purpose of the logic circuit controlling the light-emitting diodes is to provide an indicatation as to which RAM blocks have been filled with data and which remain empty. The display also informs the user whether a 1-Kbyte or 2-Kbyte record length is contained at a certain location. The circuity which controls the operation of the LED's is contained within the block labelled "RAM\_LED", and will be described here in detail. During system initialization, the "CLR" line is momentarily set to zero in order to clear all latches contained within this circuit. At the same time, the "STORE" line is taken high, indicating that data is being stored in memory, after which the circuit is ready for user enteries. The user must first decide on the desired record length of the digitized waveform, and then determine which RAM block it is to reside in. Upon selection of these variables, the three BLK3 lines, BLSB, and the MEM\_SEL lines will all be set accordingly by the microprocessor, which will be interfaced with the keypad. The circuitry is now set up to control the numbered LED's, which have been organized to assign memory blocks with either an even or odd numbering scheme. With 16-Kbytes of storage RAM available, it can be partitioned into 16 x 1 Kbyte segments, or 8 x 2 Kbyte blocks. As has been mentioned before, the memory block to be used is expressed by a four-bit number, where the least significant bit (BLSB) determines whether the block is an even or odd number. If a 1-Kbyte record has been picked, the data may be stored in any one of the 16 available locations (ie. location 0 to location 15), but for a 2-Kbyte record, the corresponding data can only be stored in an even numbered memory location (ie. location 0, 2, 4, 6....to location 14). For a 1K storage length, the LED corresponding to the block which holds the data will be illuminated. For the situation where a 2K record is to be stored, both the corresponding even and subsequent odd LED's are illuminated, as well as the double arrow LED's. The double arrows indicate that a 2K record has been stored at those locations, as opposed to two 1K records stored at an even and odd location in succession. This can be more easily understood by examining both the LED layout arrangement and the circuit diagram for RAM\_LED, given in Figures 4.11 and 4.12 on the following pages. As seen on the circuit diagram, there are three sets of 8 registers which correspond to the 16 possible memory locations available, and for allowing arrow illumination. These have been divided such that the 8 J-K flip-flops found in U3 represent the even numbered locations whereas the other 8 J-K flip-flops found in U6 represent the odd locations. The registers found in U14 are used to turn on the triangular lights. When a particular flip-flop stores a high logic level, then its corresponding light-emitting diode is turned on. The J-inputs are fed through XOR gates from the outputs of an "even" 3:8 decoder (U7), an "odd" 3:8 decoder (U8), and a "memory length" decoder (U13). For a logic 1 to appear at the J-input, the "STORE" line must be high, indicating that data is being stored. However, if "STORE" is low, clearing is taking place and the XOR gate outputs will be inverted to a low logic level. This causes a light to turn off. The three inputs to all of the decoders arise from levels set on the "BLK3" lines. The combination of "BLSB", "MEM SEL", and logic gates U0, U1, U2, and U19 determines which of the decoders are enabled. The J-K flip-flop which is clocked high is dependant upon whether both the output of the decoder and the "TC" (terminal count for the pretrigger counter) input are high. The value of "TC" originates from the # L.E.D. LAYOUT SCHEME: Figure 4.11 Layout of the LED's Biock Diagram of the RAM\_LED Module PRETRIGGER module and goes high when 1 Kbyte of data has been stored. This is independent of the selected record length. For the first test case, if the user wishes to store a 1K waveform in RAM block 3, MEM\_SEL is set LOW to indicate a 1K record. The "BLSB" goes high and the lines to indicate the rest of the memory block are BLK3=001. After the latches have been cleared, the "STORE" line is brought high and the storage process can commence. The output of U0 is 0 thereby taking U1 high and subsequently disabling U7. However, with differing inputs to U2, the output of the NOR gate is low thereby enabling the odd decoder U8. Also, since "MEM\_SEL" is high, the arrow decoder is disabled by the action of inverter U19. For "BLK3"=001, this produces a high output value for line Q1 of the odd decoder. This represents RAM block 3, and is fed through the XOR gate since "STORE" is high. Thus, the odd flip-flop input J1 has a high value ready to be stored when the pretrigger terminal count, "TC" has been reached. In the second case where the user selects a 2K record length, the value come "MEM\_SEL" is 1, so all three decoders are enabled. Thus, for "BLK3"=001, both LED lights for RAM block 2 and 3 are lit up, as well as the double arrow LED's, which indicate a 2K storage. ## 5. Testing the ADIDAT ## 5.1 Design Implementation and Procedure Due to the familiarity and availability of LSI Logic Corporation's software package for logic design [19], this graphics tool was utilized in the design-work for this project. LSI's design system, known as The LDS System, provides the basis of a family of logic design tools. The LDS System contains interactive graphics entry tools (eg. LSED and LWAVE) and analysis tools (eg LCMP, LSIM, LVER, and LTEST) for completing a full custom chip design. With this type of design environment, once the circuit has been reliably simulated to perform the desired functions, then the design is said to be "correct" with respect to those specific situations. Therefore, to cover all possible occurences of varying situations, many simulation steps must be carried out to verify proper circuit functionality. The simulation phase of the design can be paralleled to breadboard testing, where in both cases, circuit correctness is verified. The steps required to complete a logic design are described here in detail, and correspond closely to the descriptive flowchart shown in Figure 5.1. #### **DESIGN STEPS** #### STEP 1: With the Logic Schematics Editor (LSED), the schematic design is entered, from which LSED automatically generates and checks the netfiles which are input to the LDS netfile compiler program LCMP. ## **DESIGN STEPS:** Figure 5.1 Steps Required to Complete a Logic Design #### STEP 2: The netfile compiler (LCMP) is executed to compile all part descriptions contained within the netfiles. #### STEP 3: After compilation, the network is simulated using the Simulation Control Language (SCL) which forms the input to the LDS simulation program, LSIM. SCL files can be generated by writing a simulation program, or by using the LWAVE graphics tool with user-created input wavesform patterns. The simulation verifies circuit performance, so if an error in design occurs, modifications must be made to correct the problem (ie. repeat step 1). #### STEP 4: Execution of LSIM generates the simulation results of the design. Also, the program automatically links all network modules with LLINK, and creates a delay file using LDEL. #### STEP 5: If LWAVE was used for SCL file generation, then the simulation output can be viewed using LWAVE. #### STEP 6: Next, the LDS verification tool (LVER) is executed which checks for electrical feasability of interconnections between circuit modules. Also, it gives the number of gates required by the design. #### STEP 7: After the verification program has been run, the LDS layout programs are executed, and after extensive testing, the chip design is sent to be manufactured and re-tested. The LSED schematics editor allows the user to build the modules of the logic design using a standard library of parts. Schematics can be edited using LSED in much the same way that a text-editor edits textual information. The LSED program is organized into levels allowing for a hierarchial organization of the circuit design. For each level in a design, there is a symbol level and its corresponding network level. The exception to this is the top, or first level, where no distinct symbol level exists. The level structure has been depicted below in Figure 5.2: Figure 5.2 Hierarchial Level Structure In the hierarchial design, the top level consists of a single comprehensive nart. This top-level part consists in turn of one or more sub-parts, which themselves may contain sub-parts. LSI Logic requires that every logic design done by means of the LSED program be hierarchially organized, and an example of this has been shown in Figure 5.3. With respect to the design of this project, the hierarchial structure of the ADIDAT chip appears as shown in Figure 5.4. The top-level network was labeled "FINAL1", and comprises of all modules and sub-parts found within the design. Level 2 consists of the circuitry found within the "FINAL1" module, thus the level 2 symbol is again "FINAL1". However, the network level comprises of control logic and sub-cells, namely "CLKS", "CIRCUIT1", "PRE\_LATCH", and "COUNT4F". Proceeding further into this hierarchial tree structure shows that many sub-circuits are contained within level 3. Depending upon which level 2 module was selected, a particular level 3 symbol and network will be given. For example, choosing the level 2 cell labeled "CIRCUIT1", the level 3 symbol would be "CIRCUIT1" with a network containing the modules "POST\_LATCH", "TESTER", "RAM\_LED", and "SELECTOR". Each of these modules has been explained in an earlier section, except for "TESTER", which does not explicitly perform a function on its own. It was built only for convenience since the "TESTER" cell consists of important sub-parts "PRETRIGGER" and "MEM\_CTR", which are both fully explained in subsequent sections. It should also be noted that some of the labels attached to various circuits are not representative of the function of that cell, but rather are only names assigned during the circuit design and simulation phase. Figure 5.3 An Example Showing a Heirarchial Design The Hierarchy of the ADIDAT Module #### **5.2 Simulation Techniques** In order to test the functionality of the design, comprehensive simulations must be performed to ensure proper circuit operation. With the use of LSI Logic's LDS simulation software [19], the design can be verified for all aspects of logic performance. This also allows the testing of the circuit in situations comprising of a variety of operating voltages, temperatures, as well as gate delay standards. The degree to which a design is simulated rendering the expected results gives an indication of the correctness and validity of the circuit. The results must confrom exactly to what the designer wanted or expected of the circuit. Once this criterion has been satisfied, the design can be deemed as being functionally correct for the given test conditions, and the necessary steps for chip fabrication may be initiated. Since the LDS system supports a hierarchial design structure, the total circuit should comprise of lower level sub-modules. The advantage of this method is that each cell is stand-alone, meaning it has its own unique netfile. Thus, each sub-cell can be tested independently for proper operation before being connected to the next higher hierarchial level. Along with circuit functionality, the LSIM program also generates a delay synopsis for all outputs contained within the sub-cell. This information gives an indication of the fan-out, since the delay list measures how long a low-to-high or high-to-low transition takes for a given output. Thus, for a large fan-out, more output drive is required to provide the proper logic levels to each of the successive inputs. The generated delay list should therefore be examined for fan-out problems as LSI Logic's performance standard requires all rise and fall times to be less than 5ns. for nominal condition testing (that is, at temp = 25C, and voltage = 5 volts). It is apparent that the simulation output should be used to test for proper logic performance, and to make any logic corrections if necessary. Also, the delay synopsis is required to ensure proper drive capabilities, and corrections can be made by the addition of buffer drivers. Although delay errors may have been eliminated in a sub-module, rise and fall time violations may again arise for the "corrected" cell after it has been connected in a higher-level hierarchy. Therefore, all levels of the network should be tested for functionality and fan-out. With this kind of methodology, the top-most level of the design should be flawless in both circuit performance and delay condition analysis. This procedure was carried out with the design of the data acquisition chip. In the following section, the procedure for simulating the ADIDAT will be discussed. #### 5.3 Simulation Results With LSI Logic Corporation's "Logic Design System", chip level digital logic can be compiled, linked, simulated, and verified using the available LDS programs [19]. A circuit design is first described by schematic capture using the LSED graphics editor. When various circuit components are to be saved, LSED generates the required netlists of all circuit modules contained within the design. In order to simulate the logic design with the LDS simulation tool, it is necessary to execute commands that can compile, link, and generate delay information from the netfiles. First, the LCMP command translates all cell netfiles into a format suitable for linking with each other, and with the LSI Logic libraries. Upon execution of the LLINK command, the compiled netfiles are linked with the library macrofunctions, macrocells, and other circuit modules which define the total logic design. Next, delay information such as rise and fall times for network components, is determined using LDEL. This information reflects circuit performance for various operating parameters like temperature, operating voltage, and process-variation values. Finally, simulation of the network design is accomplished by invoking the LSIM command. The simulator reads and executes the files containing the linked network description, the generated delay information, and the simulation control language (SCL). The LSIM command generates simulation results for the logical values assigned to specific signals within the network. As the simulation proceeds, results are generated as specified by the printing and formatting commands issued in the SCL program. Further information on LSI Logic's simulation control language can be found in reference [19]. Various simulations were designed to show the data handling capabilities of the ADIDAT chip for a wide range of situations and operating conditions. It was therefore necessary to simulate the incoming data stream of the digitized waveform from the A-to-D converter output to the ADIDAT input. This was accomplished by creating a "pattern" file which consisted of 255 8-bit numbers representing the instantaneous amplitude of the analog input signal. Since the A/D converter is set to operate at a constant conversion rate of 20 MHz, each of the 255 8-bit numbers is read into the ADIDAT, in succession, every 50 nanosecond. The pattern file scheme can be easily incorporated with the simulation control language (SCL), and is supported by the LDS simulator program, LSIM. As can be seen from the "FINAL1" schematic, the input data enters the ADIDAT on the 8-line data bus labelled DATA\_IN. To simplify the simulation process, it is assumed that the input waveform to be digitized is a sawtooth signal, as shown in Figure 5.5 on the following page. This simplification is used to allow the reader the ability to read the simulation outputs more clearly. However, it should be emphasized that any input waveform can be used to simulate the digitized signal. With a sawtooth waveform, the simulated digital signal can be simply constructed as an increasing 8-bit binary number, starting at 00000000 (00 hex) and ending at 11111111 (FF hex). The ramp generated by the 255 data points is repeated again and again, which produces the resulting digitized sawtooth function. This scheme can also provide an easy check on the reconstruction simulation program to ensure that a sawtooth waveform is regenerated from the original data. Numerous simulation results were obtained, each dealing with a different capture or display option. However, each simulation result can be read in exactly the same manner since all have been set to follow the same output formatting. One such output listing has been given in Appendix A at the end of this document. The simulation demonstates the single-shot capture of a waveform in a 1 Kbyte memory block. The storage occurs in block 9 using the ROLL mode at 10 MHz. The trigger arrives after the pretrigger requirements have been satisfied. All of the simulation results show the time at which any of the displayed variables changes, and is shown in the first column. It should be noted that the given time steps are stated in nanoseconds x 10, thus for time=136, this would correspond to 13.6 ns. after the simulation had commenced. Figure 5.5 The Simulated Input Waveform The second column in the formatted output shows the internal clock frequency, and is denoted by "INTCLK". The third column displays the arrival of a valid trigger, and is called "TRIGGER". The following three columns give the output of the three 11-bit programmable counters in hexadecimal format. The "PRE\_CNTR" displays the outputs from the pretrigger counter; the "POST\_CNTR" shows the outputs from the posttrigger counter; and the "MEM\_CNTR" column displays the count value from the memory counter. Recall that the conter in the MEM\_CTR block is only active during a data transfer phase, that is, when transferring data from the storage RAM into the dual-port display RAM. The next four columns which follow deal with the signals relating to only the dual-port RAM (or DPR). These include the active-low chip enable line (DPR\_ENAB); the active-low write enable (DPR\_WE); the storage RAM address (DPR\_ADDR); and finally, the storage RAM data (DPR\_DATA). As with the display memory, the storage RAM has its corresponding chip enable (RAM\_ENAB) and RAM address (RAM\_ADDR) signals. However, because RAM multiplexing is being utilized in this design, four distinct storage RAM modules are required. Thus, 2 sets of four columns are used to indicate the data being stored in each RAM location (DATAO, DATA1, DATA2, and DATA3) given by the corresponding address, governed by the RAM\_ADDR column. For each of the 4 RAM cells, there are four distinct write enables which select which RAM out of the four is currently writing data from the data registers. These lines are all active-low so they remain normally high when in the READ state. Finally, the last three columns, designated by EVEN, ODD, and ARROW, are used in conjunction with the display LED's. The hex number which results determines which light-emitting diode is turned on and which are off. This relates to which RAM block is filled with data, and has been discussed earlier. With the simulation output format now known, it is now possible to examine the simulation results for the case described earlier. In order to conserve space in this document, the simulation has been shortened by editing the output file. This was neccessary since normally, the entire simulation would take up around 500 pages to display all salient information. Since all of the results in this single simulation displays a repetitve nature, this generalization can easily be made without the loss of too much information. With reference to the simulation results shown in the appendix, the start is made at t=0, where the ADIDAT is in the initialization state. Here, settings for the mode, pretrigger requirement, and storage block value for either a capture or display sequence can be made. It is apparent that the circuitry remains in a relatively unstable state until t=43.2 ns., at which point the outputs become defined. For the selected ROLL mode of operation with single-shot capturing, the dual-port RAM (DPR) is disabled and therefore the DPR data lines are tri-stated. This is indicated on the output listing by an undefined state value for DPR\_DATA. Similarily, since this simulation deals with a capture phase rather than a data transfer sequence, the memory counter, or MEM\_CTR, is disabled. At t=300 ns., the "clear variables" line is brought high (CLR\_VAR=1) thereby disabling any further clearing of the variable latches. After t=350 ns., the block identifier is loaded into the circuitry, thus the output BLOCK displays a "9" signifying the selected block value. At t=400 ns., the desired timebase is selected. This has not been indicated on the output listing, however, the variable "TIMSEL" is brought momentarily high to increment the 5-bit up/down counter from 1F (hex) to 00 (hex). This "time value" corresponds to a 10 MHz capture rate. Next, the "STORE" line is momentarily set to a high value to load the latches with the pretrigger value and the selected timebase. Prior to execution, it is important to note that the four data latches, DATA0 to DATA3, contain zeros and their respective write enable lines are all high. The RAM address shown in the output listing as RAM\_ADDR is held at 000. Also, the LED outputs EVEN, ODD, and ARROW are all zeros. Similarily, the pretrigger and posttrigger counters remain at their all zero state since no clock is present prior to execution. Finally, at t=1000 ns., the EXECUTE line is brought low thereby initiating the acquisition phase. It can be seen that the internal clock is running and that the digitized input signal (sawtooth waveform) is incrementing every 100 ns. With the clock now active, both the pretrigger and posttrigger counters begin to increment at a rate of 10 MHz. The input data is available to the data registers to be latched on a low logic level on the write enable (WE) lines. Also, after a slight delay of 61 ns., the RAM address contains the block identifier. For address 900 (hex) and t=1148 ns., data value 01 is latched into DATA0; at t=1248 ns., data value 02 is latched into DATA1; t=1348 ns., data value 03 is latched into DATA2; and at t=1448 ns., data value 04 is latched into DATA3. The RAM address then changes to 901 (hex) and the process is repeated for different data values. Before the data registers are over-written, the RAM should read the latched data. At t=52,248 ns., the pretrigger data requirements are met and the pretrigger counter re-starts at the all zero state. However, the posttrigger counter is halted at 200 (hex), which corresponds to 50% of a 1K record. The pretrigger counter will continue to increment until a valid trigger is received. This has been arbitrarily set to occur at t=60,000 ns. When this happens, the pretrigger counter is frozen, and the posttrigger counter begins counting from 200 (hex) upto 400 (hex). At t=111,086 ns., the LED indicators are set to display a stored waveform in block location 9. The acquisition phase is now complete, but what is not shown on the simulation output is that the value of the pretrigger counter is held in the POST\_LATCH counter register for data re-displaying purposes. The ADIDAT is now ready for another data capturing or data transfer situation. #### 6. Conclusions Having described the details of the ADIDAT logic array, the usefullness of this device as a principle module in digital storage oscilloscope systems is quite evident. The final design consists of 40 input lines and 93 output lines. In order for the microprocessor to set the control lines, it may be necessary to externally multiplex the inputs. The output data lines should be tied directly to the input data bus of each storage RAM module, while the address lines are connected to each of the 4 RAM modules. This can be seen in the system block diagram given earlier. With the microprocessor and keypad, routines can be developed to facilitate scrolling and zooming functions of the displayed waveform. Also, programmes can be implemented which would display grids, time-steps, voltages, pretrigger constraints, and memory blocks on the screen. The final circuit meets all of the designers criteria in performance and operation, as set out in sections 2.4 and 2.6. This has been accomplished through the analysis of numerous comprehensive design simulations. Thus, according to LSI Logic Corporations' design strategy, the design can be deemed to be functionally correct and can therefore be sent for further analysis leading to I.C. fabrication. Once the custom-designed chip has been completed, it can be utilized in any quasi real-time data handling application. However, its' primary use as a component in DSO systems, along with memory and A-D/D-A converters, will enable the user to adapt an existing analog scope into a hybrid oscilloscope. This has the advantage of making use of the existing triggering circuitry as well as the oscilloscope screen. The ADIDAT system can also be used in conjunction with a monitor and an appropriate CRT controller thereby avoiding the neccessity of having an analog oscilloscope. Since the final instrument would make use of a custom designed integrated circuit, the resulting component count will be drastically reduced with the benefit of reliability and ease of maintenance. Thus, employing the ADIDAT would be a cheap and effective method of obtaining the characteristics desired in a digital storage oscilloscope. ## 7. References - Staff Writer, "Digital Storage Oscilloscope", Electronic Design, Vol. 33, No. 6, March 14, 1985, pp.205-216. - 2. A. Tegan, J. Wright, "The Digital Scope Alternative", Canadian Electronics Engineering, Vol. 29, No. 1, February, 1985, pp.12-19. - L. Teschler, "Muscling Out Analog Technology", Machine Design, Vol. 57, No. Mar. 21, 1985, pp.97-103. - A. Lechner, H. Jessner, R. Petschacher, "Data Capture Matches Flash Converter Speeds", Electronic Design, Vol. 36, No. 8, Mar. 31, 1988, pp.101-112. - J.W. Read (Editor), "Gate Arrays Design Techniques and Applications", McGraw-Hill Book Company, 1985. - 6. G. Bostock, "Programmable Logic Devices", McGraw-Hill Book Company, 1988. - 7. J. Helfferich, E. Kruisdijk, "Component Integration in Oscilloscopes", Electronics and Wireless World, Vol. 93, No. 1608, October 1986, pp.57-59. - 8. H.V. Malmstadt, C.G. Enke, S.R. Crouch, "Electronics and Instrumentation for Scientists", The Benjamin/Cummings Publishing Company, Inc., Feb., 1981. - 9. P. Horowitz, W. Hill, "The Art of Electronics", Cambridge University Press, Cambridge, 1980. - Staff Writer, "Digital Storage Oscilloscopes", Electronics and Wireless World, Vol. 90, No. 1579, April, 1984, pp.63-67. - 11. M. Allen, J. Sorden, "Digitizing Oscilloscopes Finesse Analog Signals With Tools and Techniques", Electronic Design, Vol. 33, No. 30, Dec. 26, 1985, pp.83-87 - 12. S. Lang et al., "Hybrid Instruments force an Alliance Between Analog and Digital Worlds", Electronic Design, Vol. 33, No. 2, Jan. 24, 1985, pp.117-152. - 13. "Bandwidth And Sampling Rate In Digitizing Oscilloscopes", Hewlett-Packard Application Note No. 344, April 1986. - 14. H. Landau, "Sampling, Data Transmission, and the Nyquist Rate", Proc. IEEE, 55/10, October 1967. - 15. J. Wang, D. Murphy, "Add Waveform Storage To Your Oscilloscope", Popular Electronics, Vol. 20, No. 4, April 1982, pp.42-52. - 16. M. Koen, "Comparing ADC Architectures is a Designers Best Bet", Electronic Design, Vol. 35, No. 2, Jan. 22, 1987, pp.119-122. - 17. B. Milne, "Digital Oscilloscopes", Electronic Design, Vol. 34, No. 3, Feb. 6, 1986, pp.98-106. - 18. "Linear I.C. Data Book, Volume 2", Samsung Semiconductor and Telecommunications, September 1987, pp.521-548. - "LSI Logic Corporation's Schematic Capture and Simulation Control Language", LSI Logic Corp., 1986. - 20. "Nicholet 3091 Digital Oscilloscope Operating Manual", Nicholet Instrument Corporation, pp.1-1 to 6-30. - 21. "High-Speed CMOS Data Book", Integrated Device Technology, Inc., January 1988, pp.5.16-5.28. - 22. R. Walker, D. Thomas, "A Model of Design Representation and Synthesis", Proc., 22nd Design Automation Conference, 1985, pp. 453-459. # APPENDIX A # SIMULATION OUTPUT FILE | 1985, 1986, 1987) | |------------------------------------------| | 984, | | IGHT 1983, | | (COPYRIG | | LSI LOGIC CORPORATION (COPYRIGHT 1983, 1 | | TSI TOCIC | | | | 6 22.56:16 1989 | | May | Tue May 9 10:30:58 1989 Thesis. Sim | Sat May 6 ?<br>NET: FINAL. | 22.56:16 1989 | 6:1 | 9 | 686 | | | 23 | LSI LOGIC | ) EIC | O | ORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | OSIC | PYRI<br>SIH<br>RESU | IGHT<br>FOLA<br>ILTS | TOR | | 1984, | | 1985, 19 | 1986, | 1987) | (78 | | | 2 N | PAGE:<br>COLUMN: | 12 | | |-------------------------------------|---------------|----------------------------------|-------------|-------------------------------------------|-------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------|------------|------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|----------------------|--------|------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------|--------------------------------------------|-------------------------------|--------------|-----------|-----|------------------|----|----------| | € H Z M | HZHUHK | E R H O O O R | 0 H O Z < H | очи IOSНи | | GONE DEEK | EME IOSHA | | | □ 마 때 3 E M | KKE WZKA | <b>%42 400%</b> | 04440 | 32 M O | 204644 | DAHAO | 2 W N | 0<4 <m< th=""><th></th><th>M&gt;MZ</th><th>000</th><th>4 K K O B</th><th><b>WHOOM</b></th><th>HPKI MKHH</th><th></th><th></th><th></th><th></th></m<> | | M>MZ | 000 | 4 K K O B | <b>WHOOM</b> | HPKI MKHH | | | | | | 0 | * | # # !<br># # !<br># # !<br># # ! | | THIS SIMULA<br>PRETRIGGER.<br>ARRIVES AFT | IMULA<br>GGER.<br>S AFT | ATIOI<br>S | THIS SIMULATION DEMONSTRATES THE<br>PRETRIGGER. STORAGE IS IN BLOCK<br>ARRIVES AFTER THE PRETRIGGER TER | CATES<br>IN E | | | SINGLE-SHOT CAPTURE OF A<br>9 USING THE ROLL-MODE AT<br>IINAL COUNT HAS BEEN REACI | OT CA | CAPTURE OF A<br>ROLL-MODE AT<br>IAS BEEN REACE | SE O | F AT | MAY<br>A 1 | /EFOI | WAVEFORM IN A<br>A 10MHZ SAMPLI<br>ED. ****** | WAVEFORM IN A 1K MEMOR<br>A 10MHZ SAMPLING RATE.<br>HED. ****** | MEMORY<br>RATE. | ORY<br>E. | BLOCK WITH 50%<br>THE TRIGGER | RIGG | TH 50 | | | | <u> </u> | | <br>O | | Ä | 111 | INITIALIZATION: | ION: | RESI<br>CLR<br>XCLI<br>XCLI<br>EXT<br>TIM<br>UPD | RESET-0<br>CIR VAR-0<br>XCIK-0<br>EXTCLK-0<br>TIMESEL-0<br>UPDOMN-1<br>BIKLOAD-0 | | | | | | | | | | | | | | | | | | | | | | | 0 | | ŏ | N. T. T. | CONTROL LINE STATUS: ROLL REFR CONT | S | ATUS:<br>ROLL-O<br>REFRESI<br>CONT CI<br>SINGLE<br>RESET | ATUS: ROLL-0 REFRESH-1 CONT_CAFT-1 SINGLE_SHOP-0 RESET_MODE-1 | | TOR<br>ECA | STORE-0<br>CLEAR-0<br>RECALL-0<br>LONG REC-0<br>STORELEV-0 | | PRE25-0<br>PRE50-1<br>PRE100-0<br>NEM_SEL-0<br>CAP_DIS-0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 669 | | 7222 | LOCK I<br>REL DI<br>HOLD-1<br>REL-1 | LOCK DPR-1<br>REL DPR-1<br>HOLD-1<br>REL-1 | _ | BLSB-1<br>BLK3.0<br>BLK3.1<br>BLK3.2 | BLSB-1<br>BLK3.0-0<br>BLK3.1-0<br>BLK3.2-1 | 997 | | | | | | | | 0 | | | £5 dy | INPUT STATUS: | <u>;;</u> | TRI | TRIGGER-0<br>EXECUTE-1 | | | | | | 1 | | | | | | | | | | †<br>1<br>1 | | | | | | | 00:<br>180:<br>210:<br>290:<br>390: | ××××× | 00000 | 22222 | | | | | | | ×××× | ×××× | 1 1000 | 18888 | ××××× | 18888 | ××××× | 18888 | 18888 | **** | 11188 | 11188 | 00 | 1 1 1 1 | | | | | • | THESIS. SIM4 m 13 PAGE: COLUMN: HOUM Tue May 9 10:30:58 1989 THESIS. SIM4 | | 1 1 | 1 | 1 | <b>,</b> | 126 | |-------------------------------------------------------------------------|----------------------|-----------|----------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------| | PAGE: 14<br>COLUMN: 1 | | | | | | | | HPC DEHR | | 8891111 | 1100000 | | | | ш н o o к | | 11111 | 10000000 | *** | | 1987) | 4 a a o z | | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | | | 0 0 0 | 1 1 | 888888 | 8888888 | 0000000 | | 1986, | | | | | | | 1985, | <u></u> ጀጨማ<br>ወፈዙፈማ | | 000000 | 0000000 | 0000000 | | 1984, | <b>25 M W</b> | | <b>н</b> енене | <b>ненене</b> | <b>н</b> ппппппп | | | 04440 | | 888888 | 8888888 | 8888888 | | .983<br>R | <b>≥</b> M → | | | 444444 | 4444444 | | HT 1 | DEHER | | 888888 | 8888888 | 8888888 | | ORATION (COPYRIGHT 1983,<br>TWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | 200 | | 000000 | 000000000000000000000000000000000000000 | 8888888 | | (CO) | KAE KOOK | | 0000000 | 00000000 | 000000000000000000000000000000000000000 | | TON<br>E LO | KKE MZKO | | | ппппппппппппппппппппппппппппппппппппппп | ппппппппппппппппппппппппппппппппппппппп | | CORPORATION (COP<br>SOFTWARE LOGIC<br>SIMULATION R | | | | | . | | SOS | OVE IZE | | 00000 | ××××××× | 00000400 | | 310 | 0 0 K 10 K F K | | 0000000 | | | | 1001 | | | | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | | LSI | COK WXKE | | дадала | пппппппп | | | | ZMZ IOZFŒ | | 000000 | 000000000000000000000000000000000000000 | TUS:<br>STORE-1<br>0 000<br>0 000<br>0 000<br>0 000<br>0 000 | | | 900H 102HX | 7 | 00000000000000000000000000000000000000 | | STATUS:<br>STOR<br>000 0<br>000 0<br>000 0<br>000 0 | | | PKM IOSEK | CLR_VAR-1 | 0000000 | RESET-1<br>BIKIOAD-0<br>000 000<br>000 000<br>000 000<br>000 000<br>000 000 | | | 22:56:16 1989 | | ប | | | 7 70 | | | 0 H O Z Z L | | 222222 | 0000000 | OWTR 000 000 000 000 000 000 000 000 000 | | 56:1 | H K H O G B K | | ₩000000 | 0000000 | | | 22: | HZHOHX | | 0000000 | 0000000 | | | Sat May 6<br>NET: FINAL1 | € H <b>Σ</b> ω | 3000 : | 3153C;<br>3155C;<br>3241C;<br>3268C;<br>3272C;<br>3280C; | 3500 :<br>3637C:<br>3639C:<br>3729C:<br>3739C:<br>3739C:<br>3752C: | 4000 :<br>4226C:<br>4237C:<br>4239C:<br>4254C:<br>4254C:<br>4351C: | | SE | 1 | 1 1 | | i i | i i | Thesis. Sim4 | 0 1 000 00 1 00 1 00 0 0 00 00 00 00 00 | |-----------------------------------------| | | | ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; | | v | u | |------|---| | 1000 | 9 | | a | ١ | | Ξ | ă | | • | 7 | | _ | | | Q | ) | | å | ) | | | ٠ | | ^ | ۰ | | 2 | : | | C | 1 | | 2 | ۰ | | C | • | | Ξ | à | | • | • | | _ | | | ø | 1 | | | | | | | | • | | | 2 | 7 | | Man | ı | | М | Ē | | _ | _ | | 4 | 8 | | - | á | | ż | • | | | 1 | | | | | | | | Sat<br>NET: | May 6<br>Final1 | 22:5 | 6:1 | 22:56:16-1989 | | | | rsi i | LOGIC | ပ | ORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | (COPYRIGHT 1983,<br>DGIC SIMULATOR<br>ION RESULTS | PYRIGHT<br>SIMULA<br>RESULTS | HT 1<br>LATO<br>TS | 983,<br>R | 1984, | | 1985, | 1986, | 1987) | . (1 | | | PAGE:<br>COLUMN: | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------|---------------------------------------|---------------------------------------------------------------------------|------------|-----------------------------------------------|-------|-----------------------------------------|----------------|----------------------------------------------------------------------------|---------------------------------------------------|------------------------------|--------------------|------------------------------------------|-----------------------------------------|-------|--------|-----------------------------------------|-------|-----------------------------------------|----------------|-----------|------------------| | | <b>+ + ≥</b> □ | HZHUHZ | FKHGGMK | ин 0 <b>2 &lt;</b> 1 | 0 K M U Z H K | TONH INSTR | EME UZHK | | | C D C C 35 M | KKE WEKA | KET KOOK | 3 M O | 24444 | 3 W | 2 M N | 04H4M | 38 M M | W> W Z | 000 | <b>₹</b> ₩₩0,3 | gidouk | HP< MMHH | | | | 10616C:<br>10665C:<br>10895C:<br>10954C:<br>11000: | 4440 | 0000 | 2222 | 001<br>001<br>001<br>001 | 8888 | 1 000<br>1 000<br>1 000<br>1 000<br>EXECUTE-1 | | 0001 | 4400 | 0000 | 0000 | 0000 | 8888 | нене | 0000 | 8888 | | 8888 | 0000 | 0000 | | 0000 | | | | 114230:<br>1114840:<br>1116920:<br>1116060:<br>1116120:<br>1116120:<br>1126120:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>1126620:<br>112660:<br>112660:<br>112660:<br>112660:<br>112660:<br>112660: | | 000000000000000000000000000000000000000 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 001<br>002<br>002<br>002<br>003<br>003<br>003<br>003<br>003<br>003<br>003 | 0001 | | | 000000000000000000000000000000000000000 | <br> | 000000000000000000000000000000000000000 | | | | лананооооооопппппппппппппппппппппппппппп | 000000000000000000000000000000000000000 | | | 333333333333333333333333333333333333333 | | 000000000000000000000000000000000000000 | <br> <b> </b> | | | | PAGE:<br>COLUMN: | ы≽< шшы | | 0000000 | |-----------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | W TO O R | <b> </b> | | | i | | | 888888 | | 1987) | < < < 0 × | 000000000000000000000000000000000000000 | 888888 | | | 000 | | 888888 | | 1986, | M > M Z | | | | 1985, | <b>≥</b> ⋈ ጣ | MM00000000 | | | 1 | D&H&M | | 000000 | | 1984, | <b>34</b> 0 | | 003 1 100 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | 04440 | | | | 1983,<br>ror | <b>3</b> M ↔ | 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 000 | 000000000000000000000000000000000000000 | | T 1<br>ATO | 0484 | | | | PYRICHT: SIMULA' | 340 | 001 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 05 1 2 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 05 1 0 0 05 1 0 0 05 1 0 0 05 1 0 0 05 1 0 0 05 1 0 0 05 1 0 0 0 0 | | (COPYRIGHT<br>GIC SIMULAT<br>ON RESULTS | DAHAO | | | | | KKE KOOK | 9900<br>9900<br>9900<br>9900<br>9900<br>9900<br>9900<br>990 | 801080108 | | CORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | KKE WEKE | 000000000000000000000000000000000000000 | 000000 | | SOF | 0 0 0 1 E 0 | | 1004444 | | | | | יטטטטטטטט | | 1.0610 | 0 9 K < 0 0 K | 0003<br>0003<br>0004<br>0004<br>0004<br>0004<br>0004<br>0005<br>0005 | 900 | | rsi i | CPK MX<0 | | | | | ZMZ OZHK | | | | | TONH INSHE | 0004<br>0004<br>0004<br>0004<br>0004<br>0004<br>0005<br>0005 | | | | DEM IOZEE | 0004<br>0004<br>0004<br>0004<br>0004<br>0005<br>0005<br>0005 | 9900 | | 22:56:16 1989<br>L | のコピスペニ | 04 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | 00<br>00<br>00<br>00<br>00<br>00<br>00 | | 5:16 | FRHOOMX | 000000000000000000000000000000000000000 | 000000 | | 2:5( | HZHOHX | | | | Sat May 6 2;<br>NET: FINAL1 | FH Z B | 13611C:<br>13612C:<br>13657C:<br>13657C:<br>13657C:<br>13655C:<br>14823C:<br>14614C:<br>14614C:<br>14614C:<br>14615C:<br>14615C:<br>14655C:<br>14655C:<br>14655C:<br>14655C:<br>14655C:<br>15605C:<br>15605C:<br>15605C:<br>15605C: | 15009C:<br>1505C:<br>1505C:<br>16423C:<br>16484C:<br>16588C: | Tue May 9 10:30:58 1989 | PAGE: 16<br>COLUMN: 1 | | | · | |----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | FP4 BEHS | | | | | พพอกส | | | | | | | 00000 | | 1987) | 000 | _ | 888888 | | 1986, | M > M Z | | 88888 | | 1985, | <b>3</b> ⊆ M m | | | | 1984, | BEN O CHEN | | 00000 | | | 04440 | 000000000000000000000000000000000000000 | 2222 | | (COPYRIGHT 1983,<br>GIC SIMULATOR<br>ON RESULTS | 38 M et | | | | YRIGHT 19<br>SIMULATOR<br>VESULTS | Z H A H | | | | PYRICHT<br>SIMULA<br>RESULTS | 04440 | 8 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 | | | | KKE KOOK | 990111999999999999999999999999999999999 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | CORPORATION (COI<br>SOFTWARE LOGIC<br>SIMULATION I | ast masa | 000000000000000000000000000000000000000 | 0000 | | SOF | വൻ ( <b>3</b> ആ | | | | 10610 | 00% 10 <f4< td=""><td></td><td></td></f4<> | | | | | I D B K K C C K | | | | _ | | 000<br>000<br>000<br>000<br>000<br>000<br>000<br>000<br>000<br>00 | 8 8 6 6 6 | | rsi | OPR MX40 | | | | [S] | | | <b>4444</b> | | LSJ. | ଠର୍ଷ ଘଅ⊀ଘ | | 000<br>000<br>000<br>000<br>000<br>000 | | 7 | EME UZFA | 007 000<br>007 000<br>007 000<br>007 000<br>007 000<br>007 000<br>007 000<br>008 000 | 008 000 1<br>009 000 1<br>009 000 1<br>009 000 1 | | 1989 L | DOM WZEM | 007 007 000 000 000 000 000 000 000 000 | 009 008 000 1<br>009 009 000 1<br>009 009 000 1<br>009 009 000 1 | | 1989 | | 0 07 007 007 000 0 07 007 007 000 0 07 007 007 000 0 08 007 007 000 0 08 007 007 000 0 08 001 007 000 0 08 000 007 000 0 08 000 007 000 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 09 008 000 01 0 09 008 000 01 0 09 008 000 01 0 09 008 000 01 </td <td>0 09 009 008 000 1<br/>0 09 009 009 000 1<br/>0 09 009 009 000 1<br/>0 09 009 009 000 1<br/>0 09 009 009 000 1</td> | 0 09 009 008 000 1<br>0 09 009 009 000 1<br>0 09 009 009 000 1<br>0 09 009 009 000 1<br>0 09 009 009 000 1 | | 1989 | ODE ODES | 1 0 07 007 007 000 1 1 0 0 07 007 007 000 1 1 0 0 08 007 007 000 1 1 0 0 08 007 007 000 1 1 0 0 08 000 007 000 1 1 0 0 08 000 007 000 1 1 0 0 08 000 007 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 08 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 1 1 0 0 09 000 000 000 000 1 1 0 0 09 000 000 000 000 1 1 0 0 09 000 000 000 000 1 1 0 0 09 000 000 000 000 000 000 1 1 0 0 09 000 000 000 000 000 000 000 000 | 1 0 09 009 008 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 0 0 09 009 009 000 1 | | H | CAM IONE<br>CAM IO | 0 07 007 007 000 0 07 007 007 000 0 07 007 007 000 0 08 007 007 000 0 08 007 007 000 0 08 001 007 000 0 08 000 007 000 0 08 000 007 000 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 08 008 000 01 0 09 008 000 01 0 09 008 000 01 0 09 008 000 01 0 09 008 000 01 </td <td>1 0 09 009 008 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 0 0 09 009 009 000 1</td> | 1 0 09 009 008 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 1 0 09 009 009 000 1 0 0 09 009 009 000 1 | Tue May 9 10:30:58 1989 THESIS. SIMA | N | a, c | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | N | ω ΣΕ <br>ω α | | | 0 Z + 0 | | | | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 4 -4 | | | , d | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | | 000 | | 1 0 902 091 0m 1 0b 1 0m 1 00 00 00 9 1 0 902 091 0m 1 0b 1 0c 1 00 00 00 9 1 0 902 091 0m 1 0b 1 0c 1 00 00 00 9 1 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 1 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 1 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 1 0 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 1 0 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 1 0 0 902 091 0m 1 0b 1 0c 0 00 00 00 9 | 000 | | | 000 | | 1 0 902 091 0m1 0b1 0c1 00 00 00 91 0 902 091 0m1 0b1 0c0 00 00 00 91 0 902 091 0m1 0b1 0c0 00 00 091 0 902 091 0m1 0b1 0c0 00 00 091 0 902 091 0m1 0b1 0c0 00 00 091 0 902 091 0m1 0b1 0c0 00 00 90 0 902 091 0m1 0b1 0c0 00 00 090 0 902 091 0m1 0b1 0c0 00 00 09 | <b>r</b> | | 1 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 91 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 91 0 902 09 1 0m 1 0b 1 0c 0 00 00 091 0 902 09 1 0m 1 0b 1 0c 0 00 00 090 0 902 09 1 0m 1 0b 1 0c 0 00 00 090 0 902 09 1 0m 1 0b 1 0c 0 00 00 09 | 000 | | 1 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 91 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 91 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 9 0 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 9 0 0 902 09 1 0m 1 0b 1 0c 0 00 00 00 9 | 000 | | 1 0 902 09 1 04 1 05 1 0c 0 00 00 09 9 1 0 902 09 1 04 1 05 1 0c 0 00 00 00 9 0 0 902 09 1 04 1 05 1 0c 0 00 00 00 9 0 0 902 09 1 04 1 05 1 0c 0 00 00 00 9 | 000 | | 1 .0 .902 09 1 .08 1 05 1 06 0 00 00 00 .5 3 0 0 902 09 1 08 1 05 1 0c 0 00 00 00 9 0 0 902 09 1 08 1 05 1 0c 0 00 00 00 9 | 000 | | 0 0 902 09 1 04 1 05 1 00 00 00 00 9 0 0 902 09 1 04 1 05 1 0c 0 | 000 | | | 000 | | _ | |------| | ≌. | | œ | | 1989 | | ø | | • • | | _ | | œ. | | S) | | : 58 | | 30: | | ≖ | | ** * | | •• | | 0 | | 10 | | • • | | _ | | O | | | | | | 5 | | May | | 3 | | - | | | | Hub | | ă | | E | | - | | | | | | | | | | Sat May 6 2<br>NET: FINAL1 | 22:56:16 | 56:1 | 6 1989 | , | | | TSI F | LOGIC | ပ | CORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | | (COPYRIGHT 1983,<br>GIC SIMULATOR<br>ON RESULTS | GHT<br>ULA<br>LTS | 2 S | ,<br>E | 1984, | ÷ | 1985, 1 | 1986, | | 1987) | | PAGE: 2<br>COLUMN: 1 | 22 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------|----------------------------------------|--------------------------|-------------------|-----------|----------|-------|--------|-----------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------|-------------------|-----|--------|-----------------------------------------|-------|--------------|-------|-------|-----------------------------------------|---------------------|----------------------|----| | <b>↔ Σ</b> ⋈ | HZHUHK | F & H & O & D & & | のHOZRH | MEN OZEK | FONH INSER | EME IOSEK | 口口员 医阿外氏 | | | KAE MEKA | # # # # # # # # # # # # # # # # # # # | 04440 | 38 14 0 | | | 3E M W | DEHEM | <b>≥</b> ⊆ ⇔ | M>MZ | 000 | <b>€</b> ₩ ₩ > | WHOOK<br>HHEW IP 44 | | | | 22460<br>22460<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260<br>22260 | | 000000000000000000000000000000000000000 | 07777777777777777777777777777777777777 | | | | | | | | | 000000000000000000000000000000000000000 | | | | 888888888888888888888888888888888888888 | | | | | 888888888888888888888888888888888888888 | | | | | 24954C:<br>25423C:<br>25484C:<br>25586C:<br>25587C:<br>25587C: | 004444 | 00000 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 00f<br>00f<br>007<br>003 | 00¢<br>00¢<br>00¢ | 000000 | | | 111111 | • • • • • • • | 80888 | 8 2 8 8 8 8 | | | | 66666666666666666666666666666666666666 | 88888 | 000000 | 88888 | 88888 | | | | | Tue May 9 10:30:58 1989 | Sat May 6 2<br>NET: FINAL1 | 22:56:1£<br>L | 6:1( | 86.6<br>8.089 | | | | rsi | LOGIC | | CORPORATION (COPYRIGHT 1983, SOFTWARE LOGIC SIMULATOR SIMULATION RESULTS | COP (COP I | PYR<br>SI<br>RES | MOL | YRIGHT 19<br>SIMULATOR<br>ESULTS | 83 | 1984 | _ | 1985, 1 | 1986, | 1987) | 5 | | rioo<br>Ra | PAGE: 2<br>COLUMN: 1 | 1 1 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------|---------------|---------------------------------|--------------------------------------------------------------|----------|-------------|----------------------------------------|-------|--------------------------------------------------------------------------|------------|------------------|--------|----------------------------------|---------|-----------------------------------------|-------|-------------------|-----------------------------------------|-------|-----------------------------------------|-----------|-----------------------------------------|----------------------|-----| | ?⊲ >= 32 64 | HZHUHX | H & H & O & A & | v H O Z ≪ H | PER CERT | 900H 10 X H K | ZUZ UZFŒ | ପଦର (ଅନ୍ଦ୍ର | <b>ପଟାସ ≼ପପସ</b> | | | MAE MOOM | 0< 10 < 0 | 3 M O | 24444 | 38 M -4 | DEFEC | DAHAM | <b>32</b> (4) (4) | ស > ស 22 | 000 | 4 K K O B | a H O O M | HHEN ID AH | | | | 25590C;<br>25592C;<br>25592C;<br>25592C;<br>25601C;<br>25601C;<br>25601C;<br>25611C;<br>25611C;<br>25611C;<br>25611C;<br>25611C;<br>25681C;<br>26618C;<br>26618C;<br>26618C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C;<br>26611C | | 000000000000000000000000000000000000000 | | | 000£<br>000£<br>0007<br>0000<br>0000<br>0000<br>0100<br>0100 | | | 000 000 000 000 000 000 000 000 000 00 | | | | | | | | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 | | | 888888888888888888888888888888888888888 | | 888888888888888888888888888888888888888 | | 000000000000000000000000000000000000000 | | | | 27423C:<br>27592C:<br>27592C:<br>27593C:<br>27606C:<br>27609C: | | 00000 | | 011<br>010<br>010<br>010<br>012 | 011<br>011<br>010<br>010 | 000000 | далала | 011<br>011<br>011<br>011<br>011 | 11111 | 00000 | 000000 | ====== | 004444 | 9 9 9 9 2 2 2 | | 22222 | | <br> | 88888 | 88888 | 000000 | | 000000 | | | | PAGE: 22 | - : : : : : : : : : : : : : : : : : : : | |----------------------------------------------------------------|-----------------------------------------| | PAG | COLUMN: 1 | | | | | 1987) | | | 1986, | | | 1985, | | | 1984, | | | 1983, | TOR | | YRIGHT | SIMULAL | | (COP) | COSIC | | LSI LOGIC CORPORATION (COPYRIGHT 1983, 1984, 1985, 1986, 1987) | SOFTWARE LOGIC SIMULATOR | | GIC CC | u, | | LSI LO | | | ŕ | | | _ | | | 6 1989 | | | at May 6 22:56:16 1989 | Ţ. | | May | FINAL | | ונ<br>ד | £ | Tue May 9 10:30:58 1989 | PAGE: 22<br>COLUMN: 1 | ть <b>хі иж</b> ны<br>Бр <b>сі иж</b> ны | 00000000000000000000000000000000000000 | |--------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | , 1986, 1987) | M > M X<br>○ C C<br>< C C C S | | | 183, 1984, 1985,<br>I | 201<br>C : E < 0<br>2 C < 4<br>2 C < 4<br>2 C < 4 | | | N (COPYRIGHT 1983,<br>LOGIC SIMULATOR<br>TION RESULTS | 24 14 2 2 4 4 2 2 4 4 4 4 4 4 4 4 4 4 4 | 900 | | LSI LOGIC CORPORATION (COI<br>SOFTWARE LOGIC<br>SIMULATION E | | | | ä | TONF CZFK | 0112<br>0112<br>0112<br>0112<br>0113<br>0113<br>0113<br>0113 | | 22:56:16 1989 | ************************************** | 11 | | Sat May 6 22<br>NET: FINAL1 | H H Z W | 246140<br>276140<br>276140<br>276640<br>276640<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690<br>286690 | | 14 | | |---------|--| | 1989 | | | :30:58 | | | y 9 10 | | | Tue May | | | | | | PAGE: 196<br>Lum: 1 | | | |----------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAGE:<br>COLUMN: | | | | | F H X M > < H | | | | whonx | | | 87, | ≪ <b>∝</b> ∝ o <b>x</b> | 000000000000000000000000000000000000000 | | 1987) | 000 | | | 1986, | <b>⋈&gt;⋈</b> ≥ | 888888888888888888888888888888888888888 | | 1985, | 38 W M | | | | DAHAM | | | 1984, | <b>35 13 7</b> 13 13 13 13 13 13 13 13 13 13 13 13 13 | 222222222222222222222222222222222222222 | | 83, | <b>≥</b> ⋈ ⊣ | | | TOPE | D4H4H | | | YRIGHT 19<br>SIMULATOR<br>ESULTS | <b>≥</b> ⋈ O | | | | 04440 | | | | <b>K4 X 14 0 0 K</b> | | | CORPORATION (COI<br>SOFTWARE LOGIC<br>SIMULATION I | <b>KAT</b> <b>MZ A M</b> | 000000000000000000000000000000000000000 | | SOS | O 0 K 3 M | | | | 04K 104H4 | | | 21901 | 044 4004 | | | LSI | COK WZKA | | | | EME NSHK | | | | PONH IOSHR | | | | PKM IOZHK | | | 6 22:56:16 1989<br>L1 | N H U Z K H | 222222222222222222222222222222222222222 | | ::16 | H K H O O M K | 000000000000000000000000000000000000000 | | 2:56 | HZHUHX | | | iat May 6 2;<br>IET: FINAL1 | E H Z W | \$18603C;<br>\$18603C;<br>\$18612C;<br>\$18614C;<br>\$18614C;<br>\$18616C;<br>\$18616C;<br>\$18656C;<br>\$19696C;<br>\$19606C;<br>\$19606C;<br>\$19606C;<br>\$19606C;<br>\$19606C;<br>\$19606C;<br>\$219606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$20606C;<br>\$21423C;<br>\$20606C;<br>\$21423C;<br>\$21423C;<br>\$20606C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C;<br>\$21660C; | | N | <b>で</b> (ス (1) (1) (1) (1) (1) (1) (1) (1) (1) (1) | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | 976 | | | 97f fd fe ff 00 00 00 00 00 00 | 1 166 | | 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 1 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe 1 ff 1 00 0 97f fd 1 fe ff | 1 166 | | 97f fd fe ff 00 00 00 00 00 00 | 1 166 - | | 97f fd 1 fe 1 ff 1 00 1 00 00 00 00 00 00 00 00 00 00 00 | 1 155 | | 97f fd fe fe ff 00 00 00 00 00 | 1 1fg | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 00 00 00 00 00 00 00 | 1 166 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 00 00 00 00 00 00 00 | 1 1f5 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 00 00 00 00 00 00 00 | 1 171 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 1 00 00 00 00 9 97f fd 1 ff 1 00 1 0 00 00 00 00 00 00 00 00 00 00 | 1 130 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f 01 1 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 010 1 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 99 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 99 97f fd 1 fe 1 ff 1 00 0 0 00 00 00 99 97f fd 1 fe 1 ff 1 00 0 0 00 00 00 99 97f fd 1 fe 1 ff 1 00 0 0 00 00 00 99 97f fd 1 fe 1 ff 1 00 1 0 00 00 00 99 900 01 0 fe 1 ff 1 00 1 00 00 00 99 900 01 0 fe 1 ff 1 00 1 00 00 00 99 900 01 0 fe 1 ff 1 00 1 00 00 00 99 900 01 0 2 0 ff 1 00 1 00 00 00 99 900 01 1 02 0 ff 1 00 1 00 00 00 99 900 01 1 02 0 ff 1 00 1 00 00 00 99 900 01 1 02 0 ff 1 00 1 00 00 00 99 | 1 200 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 9 97f 01 1 fe 1 ff 1 00 1 00 00 00 00 9 900 01 1 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 200 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 00 00 00 00 00 00 00 00 | 1 200 | | 97f fd 1 fe 1 ff 1 00 0 00 00 00 9 97f 01 1 fe 1 ff 1 00 0 00 00 00 9 97f 01 1 fe 1 ff 1 00 1 00 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 0 fe 1 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 000 | | 97f 01 1 fa 1 ff 1 00 0 00 00 00 9 97f 01 1 fa 1 ff 1 00 1 00 00 00 9 900 01 1 fa 1 ff 1 00 1 00 00 00 9 900 01 0 fa 1 ff 1 00 1 00 00 00 9 900 01 0 fa 1 ff 1 00 1 00 00 00 9 900 01 0 fa 1 ff 1 00 1 00 00 00 9 900 01 0 fa 1 ff 1 00 1 00 00 00 9 900 01 1 fa 1 ff 1 00 1 00 00 00 9 900 01 1 fa 1 ff 1 00 1 00 00 00 9 900 01 1 02 1 ff 1 00 1 00 00 00 9 900 01 1 02 1 ff 1 00 1 00 00 00 9 900 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 000 | | 9/F U1 1 F8 1 FF 1 U0 1 U0 0 U0 U | 1 000 | | 01 0 for 1 ff 1 00 1 00 00 00 00 00 00 00 00 00 00 00 | 1 000 | | 01 0 fe 1 ff 1 00 1<br>01 0 fe 1 ff 1 00 1<br>01 0 fe 1 ff 1 00 1<br>01 0 fe 1 ff 1 00 1<br>01 0 fe 1 ff 1 00 1<br>01 0 fe 1 ff 1 00 1<br>01 1 02 1 ff 1 00 1<br>01 1 02 0 ff 1 00 1<br>01 1 02 0 ff 1 00 1<br>01 1 02 0 ff 1 00 1 | 1 000 | | 01 0 fe 1 ff 1 00 1 00 00 00 00 9 01 0 fe 1 ff 1 00 1 00 00 00 00 9 01 0 fe 1 ff 1 00 1 00 00 00 9 01 1 02 1 ff 1 00 1 00 00 00 00 01 02 0 ff 1 00 1 00 | 1 000 | | 01 0 fo 1 ff 1 00 1 00 00 00 00 9 01 0 fo 1 ff 1 00 1 00 00 00 00 9 01 1 ff 1 00 1 00 | 1 000 | | 01 0 for 1 ff 1 00 1 00 00 00 00 9 01 1 for 1 ff 1 00 1 00 00 00 00 9 01 1 02 1 ff 1 00 1 00 10 00 00 00 1 02 0 ff 1 00 1 00 | 1 000 | | 01 1 for 1 ff 1 00 1 00 00 00 00 9 01 1 02 1 ff 1 00 1 00 00 00 9 01 1 02 1 ff 1 00 1 00 00 00 9 01 1 02 0 ff 1 00 1 00 00 00 9 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 000 | | 01 1 02 1 ff 1 00 1 00 00 00 9<br>01 1 02 1 ff 1 00 1 00 00 00 9<br>01 1 02 0 ff 1 00 1 00 00 00 9<br>01 1 02 0 ff 1 00 1 00 00 00 | 1 000 | | 01 1 02 1 ff 1 00 1 00 00 00 9 01 1 02 0 ff 1 00 1 00 00 00 9 01 1 02 0 ff 1 00 1 00 00 00 9 | 1 000 | | 01 1 02 0 ff 1 00 1 00 00 00 9 9 | 1 000 | | | 000 | | 9 | • | |---|------------| | 0 | COAT | | ď | 2 | | Ċ | PO. 20. 20 | | ċ | 2 | | ٥ | h | | | Ì | | | | | | | | | | Thesis. Sim | Sat May 6 2<br>NET: FINAL1 | 22:5 | <b>6:1</b> | 6 22:56:16 1989<br>L1 | | | | LSI | 21907 | | CORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | ORATION (C<br>TWARE LOGI<br>SIMULATION | (COPYRIGHT<br>GIC SIMULAT<br>ON RESULTS | GHT<br>IULA]<br>ILTS | 1983,<br>ror | | 1984, | | 1985, 19 | 1986, | 1987) | (7) | | 100 | PAGE: 1<br>COLUMN: 1 | 198 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------------|-----------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------|-----------|-----|----------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------|----------------------------------------|-----------------------------------------|----------------------|--------------|-------|------------|---------|--------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------|-----------------------------------------|----------------------|-----| | e m <b>z</b> u | HZHUHK | наноома | 0 H O Z < A | | OOH OZHE | ZMZ JUZHK | | | 00K 04H4 | O 라 또 13m의 | KKE KOOK | 04H40 | 2 M O | 201 | 04440 | 2 M C | 04H4M | <b>3</b> ₪ m | M > M Z | 000 | <b>≪</b> ∝ ∝ ⊙ ≥ | <b>あらの</b> 系 | האלו מבחח | | | | 523895C:<br>524423C:<br>524586C:<br>524586C:<br>524606C:<br>524606C:<br>524606C:<br>524606C:<br>524606C:<br>524606C:<br>524606C:<br>524606C:<br>525606C:<br>525606C:<br>525611C:<br>525611C:<br>525614C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C:<br>526604C: | | 000000000000000000000000000000000000000 | 022 033 033 033 033 033 033 033 033 033 | 0011<br>0011<br>0001<br>0002<br>0002<br>0003<br>0003<br>0003 | 2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>200 | | | 0001<br>0001<br>0001<br>0001<br>0001<br>0002<br>0002<br>0003<br>0003 | | 00 | | | | | | | | | 688888888888888888888888888888888888888 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | <br> | 000000000000000000000000000000000000000 | | | | 526675C:<br>526895C:<br>52695C:<br>527423C: | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 20000 | | | 8888 | 1111 | 1000 | | | 0000 | 2222 | | 03 03 11 1 | 9 9 9 9 | | 8888 | 8888 | | <b></b> | 8888 | ;<br>• | | | Sat May 6 22<br>NET: FINAL1 | 2:56 | :16 | 6 22:56:16 1989<br>Ll | | | | LSI | LOGIC | ٠ <u>ا</u> | CORPORATION (COPYRIGHT 19 SOFTWARE LOGIC SIMULATOR SIMULATION RESULTS | 0 1 | PYRIGHT<br>SIMULA<br>RESULTS | GHT<br>ULAT<br>LTS | (COPYRIGHT 1983,<br>GIC SIMULATOR<br>ON RESULTS | 1 | 1984, | 1985, | 1986, | | 1987) | | | PAGE:<br>COLUMN: | 1 | 199 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|-----------------------|-----------|-------------------|-----------|-----|-------------------------------------------------------------------|------------|-----------------------------------------------------------------------|-----------|-----------------------------------------|--------------------|-------------------------------------------------|-----------------------------------------|-------|----------------|---------|------------|------------------|-----------|-----------|------------------|---|-----| | | HERURK | WH 62 KH | SHOZKA | OKH IUZHK | OOF OZER | EME IOSHK | | 0 0 K K 0 0 K | | KAR INZKA | MET JEDOM | 04440 | 2 M O | 20日 | 0 <b>4</b> H <b>4</b> N | 2012 | 2 M M | 0 > 0 Z | 000 | ≪ ≪ <b>≪ ○ 3</b> | W I O O K | HPKI IPKH | | | | | 527484C:<br>527592C:<br>527608C:<br>527608C:<br>527609C:<br>527895C:<br>528608C:<br>528608C:<br>528608C:<br>528608C:<br>528608C:<br>528608C:<br>528608C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C:<br>528660C: | | | | | | | | 00000000000000000000000000000000000000 | | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | 033 333 333 333 333 333 333 333 333 333 | | | | | , | <b> </b> | | | | | | 30592C:<br>30596C:<br>30603C: | <br> | 000 | <b></b> | 000 | 200<br>200<br>200 | 0000 | | 000<br>000<br>000<br>000<br>000<br>000<br>000<br>000<br>000<br>00 | <br> | | | 202 | 444 | # # # # | 966 | | 0 0 4<br>0 0 0 | 000 | 888<br>888 | 888 | | 888 | | | | | į<br>i | 1 | | | |----------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 1 | 1 | | | | PAGE:<br>COLUMN: | | | | | 1 | HHEM IDEH | 8880 ° 588888888888888888888888888888888 | 282 | | | <b>м</b> чоок | <b>aaaaaaaaaaaaaaaaaaaaaaaaaaaaa</b> | 3 O O | | | | | | | 1987) | <b>4</b> 2403 | | 888 | | 61 | 000 | | | | 1986, | <b>ы&gt; ы</b> ж | 888888888888888888888888888888888888888 | 888 | | 1985, | 3 M W | | 200 | | _ | 04H4M | | 0 0 0 | | 1984 | 神思る | | 999 | | | 0<4<0 | | | | 198<br>OR | 35 M PI | | 444 | | YRIGHT 19<br>SIMULATOR<br>ESULTS | | | | | PYRICHT<br>SINULA<br>RESULTS | 2 H 4 0 | | 2 4 4 | | | | | 911 | | 0 H | KKE KOOK | | | | CORPORATION (COE<br>SOFTWARE LOGIC<br>SIMULATION E | KKY WZKA | | 000 | | S S | 口写成 1年四 | | | | | DRK IDKHK | | 9 | | 1.0610 | орк ≮оок | | 222 | | LSI | Q & W Z ≪ Ø | | A A A | | | EME (CEFC | | 000 | | | DONE OZEK | | 200<br>200<br>200<br>200 | | | <b>~≪™ ೧</b> % ►≪ | | 040<br>040<br>040 | | 1989 | | | តំ គឺ ភ្នំ | | | i FRHGGNR | 000000000000000000000000000000000000000 | 000 | | 22:56:16 | HZHUHX | | 0 | | 6 22<br>L1 | | <br> ;; ;; ;; ;; ;; ;; ;; ;; ;; ;; ;; ;; ;; | <u> </u> | | May<br>FINA | HHZN | 5949540:<br>59549540:<br>59554940:<br>5955930:<br>5955930:<br>5956930:<br>5956950:<br>5966950:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960:<br>5966960: | 598423C:<br>598484C:<br>598590C: | | Sat<br>NET: | į | İ | | 18 Tue May 9 10:30:58 1989 Tue May 9 10:30:58 1989 Thesis, Sima | Sat May 6 22:<br>NET: FINAL1 | 22:56:16 | 16 19 | 1989 | | | rsı | [90] | 21 | CORPORATION (COPYRIGHT 1983, SOFTWARE LOGIC SIMULATOR SIMULATION RESULTS | CON ( | COPYI | DPYRIGHT 19<br>SIMULATOR<br>RESULTS | T 19<br>ATOR<br>S | | 1984, | | 1985, 1 | 1986, | 1987) | (6) | i<br>!<br>! | | PAGE:<br>COLUMN: | 222 | |----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|---------------------------|-------------------------------------------------------------|----|--------------------------------------------------------------------------|--------|-------|-------------------------------------|-------------------|------------|-------------|-----------------------|---------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------------|-----------------|------------------|-----| | i · · - · · · · | H Z H U U M M | Ø H O Z ≮ H | <b>₽₩</b> ₩ 0 ¥ <b>₽</b> ₩ | WOMH IOMPK | EME IUZHK | COK MXKM | <b>₽₽</b> ₹ <b>₹</b> ₽₽₡ | | | | 04440 | <b>≥</b> ⋈ ⊙ | 04544 | DAHAU | 3E ED (4) | ロゑ゙゙゙゙゙゙゙゙゙゙゙゙゙゠゙゙゙゙゙ | <b>3≥ ω</b> m | M > M Z | 000 | < a a o z | 日立りこれ | 다 보 ( ) B 보 H 라 | | í | | 5985920:<br>5986040:<br>5986040:<br>5986040:<br>5986040:<br>5986120:<br>5986120:<br>5986120:<br>5986640:<br>5996040:<br>5996040:<br>5996040:<br>5996040: | | | | 000000000000000000000000000000000000000 | | <b>напапапапапапапапа</b> | | | | | | | 44444444444444 | | | | O | 888888888888888888888888888888888888888 | 888888888888888888888888888888888888888 | | <b>~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~</b> | | | | | 60000000000000000000000000000000000000 | | 8 3333333333 | TRIGGER ARRIVES 0 1 40 044 0 1 40 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 1 1 46 044 | HERE<br>200<br>200<br>200<br>200<br>200<br>200<br>200<br>200<br>201<br>201 | 000000000000000000000000000000000000000 | <b>ееееееее</b> | 2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>2000<br>200 | | 000000000000000000000000000000000000000 | 0 9122 | 2 | | ********* | 4444444444 | 44444444444 | 222222 | попопопопопоп | 888888888888888888888888888888888888888 | 888888888888888888888888888888888888888 | 000000000000000000000000000000000000000 | • • • • • • • • • • • • • • • • • • • • | | | | | Sat May 6 22<br>NET: FINAL1 | 95: | :16 | 6 22:56:16 1989<br>L1 | | | | 131 | 10610 | ပ | CORPORATION (COPYRIGHT 19 SOFTWARE LOGIC SIMULATOR SIMULATION RESULTS | (C. 20) | (COPYRIGHT 1983,<br>GIC SIMULATOR<br>ON RESULTS | HT | 1983<br>38 | | 1984, | 1985, 19 | 1986, | 1987) | c | | PAGE:<br>COLUMN: | 3: 223<br>1: 1 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------|-------------------------|--------------------------------------------------------------|-----------|-----|--------------------------------------------------------------------|-----------|-----------------------------------------------------------------------|---------------------------|-------------------------------------------------|-------|----------------------------------|-------------------------------------------|-------|---------------------------------------|--------------------|-----------------------------------------|-----------------------------------------|---------------|-----------------------------------------|----------------| | | HZHOHX | WHOZKH | | DEM IOZEK | 000H 10ZH4 | ZMZ (OZHK | | 00K K00K | 044 10444 | | KAE KOOK | 2 M O | DEHER | <b>≱</b> ⊠⊣ | 0 K H K N | 2 M O | | M > M Z | 000 | £ # # O B | WHOOR<br>LIST | HPC DEH | | | 601423C:<br>601423C:<br>601484C:<br>601586C:<br>601595C:<br>601611C:<br>601611C:<br>601611C:<br>602423C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>602612C:<br>603602C:<br>603603C:<br>603603C:<br>603603C:<br>603603C: | 00 | | | 1 1 | 2011<br>2011<br>2011<br>2011<br>2002<br>2002<br>2002<br>2002 | | | 201<br>201<br>201<br>201<br>201<br>201<br>202<br>202<br>202<br>202 | | | 99122 | 444444444444444444444444444444444444444 | | | [ 월월일 일일 | 000 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 222222222222222222 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | | 000000000000000000000000000000000000000 | | | 603683C:<br>603895C:<br>603954C: | <b>0</b> | | 52<br>52<br>52 | 0 0 0<br>0 4 d<br>0 d d | 204<br>204<br>204 | 0000 | | 204<br>204<br>204 | | . 00 | 0 8 8 0<br>0 8 0<br>0 8 0 | 25 S | | 22<br>22<br>23<br>24<br>25<br>25 | 777 | | 50 1<br>50 1 | 888 | 888 | 888 | <b>,</b> | 888 | | 9 10:30:58 1989 Tue May | 5 | į | |--------|---| | 5 | | | | | | | | | | | | | | | | | | | | | | | | | | | ø | • | | 200 | • | | đ | ì | | _ | ě | | | | | ď | 3 | | ŭ | • | | 7 | : | | ÷ | ċ | | 2 | 1 | | ۲, | • | | ÷ | : | | -02-01 | • | | • | 4 | | | | | ø | • | | | | | | | | K | 7 | | 1 | ŀ | | × | E | | - | • | | ( | | | • | ŝ | | f | • | | _ | | | | | | | | | | | | | | | | | | | | | Sat May 6<br>NET: FINAL1 | 6 22<br>L1 | 22:56:16 | 5:1( | 6 1989 | | | | rsi i | 1061C | | CORPORATION (COPYRIGHT 19<br>SOFTWARE LOGIC SIMULATOR<br>SIMULATION RESULTS | 0 14 | (COPYRIGHT 1983,<br>GIC SIMULATOR<br>ON RESULTS | PYRIGHT<br>SIMULA<br>RESULTS | TOR | 83, | 1984, | | 1985, 1 | 1986, | 1987) | (1) | | PAGE: | : 22 <b>4</b><br>3 1 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------|---------|----------------------------------------------------------|---------------------------------------|----------------------------------------|-----------|-------|----------------------------------------|-----------|-----------------------------------------------------------------------------|----------|-------------------------------------------------|------------------------------|-----------------------------------------|--------------|--------|---------------------------------------|----------------|-----------------------------------------|---------|-----------------------------------------|---------|-----------------------------------------|----------------------| | e m <b>x</b> m | | нанонк | нкноовк | N H O Z K H | PER OSFE | DONH OZHK | EME IOZEK | | 0 4 8 1 8 0 0 8 | 04% 10444 | ~ E M Z < A | KAE KOOK | 04440 | <b>3</b> M O | DKHKH | 3 M H K M | B M 4 | | <b>3</b> 5 国 中 | 6 > 6 Z | 000 | <b>4022</b> | I WHOOK | | | | 6044230;<br>6044840;<br>6045890;<br>6046080;<br>6046080;<br>6046080;<br>6046080;<br>6046080;<br>6046080;<br>6056080;<br>6056140;<br>6066130;<br>6066130;<br>6066130;<br>6066130;<br>6066130;<br>6066130;<br>6066120;<br>6066120; | <br> ;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;;; | 0 | | \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ \$ | | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | | 22222222222222222222222222222222222222 | | | | | | 888888888888888888888888888888888888888 | 004444444444 | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 888888888888888888888888888888888888888 | | 888888888888888888888888888888888888888 | | 200000000000000000000000000000000000000 | | | 606950;<br>6074230;<br>6074840;<br>6075920;<br>6076020;<br>6076040; | | -00 | | | 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 | 201<br>201<br>201<br>201<br>201<br>201 | | | 2002 | | 0000000 | | | | 2222222 | | 555555 | | | 8888888 | 8888888 | | | 0000000 | | | | | | | | | | i<br>i | | | SOFTWARE LOGIC<br>SIMULATION F | MOL | RESULTS | Simulator<br>Jesults | ğ | GIC SIMULATOR<br>ON RESULTS | • | | | | , | | | COLUMN | ۲. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------|-----------------------------------------|------------|----------------------------------------|---|-----------------------------------------|------------------|---------|----------------------|---|---------------------------------------------------------------------------------------------------------------|-----------------|---------------|---------|-----|------------------|--------------------------|----------|--------|----| | e m X M | HZHUHK | F K H O O B K | 0 H 0 Z & H | PKE IOSHK | MONF IOZHK | EME OZEK | രെ.∝ യമ≪ത | | | KKY WXKO | <b>KKE</b> <00K | 04440 | SMO | | 04440 | <b>32</b> 四 四 3 | <b>32 M M</b> | M > M Z | 000 | <b>4</b> 2 2 2 3 | w io o ⊼ | HPCI NEH | | | | 607609C:<br>607611C:<br>607611C:<br>607611C:<br>607681C:<br>607895C:<br>60862C:<br>60862C:<br>60862C:<br>608613C:<br>608613C:<br>608613C:<br>608613C:<br>608613C:<br>608613C:<br>608613C:<br>608613C:<br>609613C:<br>609695C:<br>609695C:<br>609695C:<br>609695C:<br>609695C:<br>609691C:<br>609611C:<br>609611C:<br>609611C: | | | | | | | | 22222222222222222222222222222222222222 | | 000000000000000000000000000000000000000 | | N | | | ນ ຄະຄາດ | | | | | | <b>AAAAAAAAAAAAAAAAA</b> | | | | | 609954C:<br>610423C:<br>610484C:<br>610596C:<br>610603C:<br>610611C:<br>610614C: | | | <b>&amp; &amp; </b> | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | 000000000000000000000000000000000000000 | | 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | 9 | 0000000 | | | <b>лаанна</b> ан | | សសសសសសសសសស<br> | | | | | | **** | 80000000 | | | | 1989 | | |----------|--| | | | | 10:30:58 | | | <b>O</b> | | | Tue May | | | - | | | | | Thesis. Sin4 | Sat May 6 32<br>NET: FINAL1 | 2:56 | :16 | 6 22:56:16 1989<br>L1 | | | rsi<br>Isi | 10610 | Ü | CORPORATION (COPYRIGHT 19 SOFTWARE LOGIC SIMULATOR SIMULATION RESULTS | CC<br>COCIC | (COPYRIGHT<br>GIC SIMULA)<br>ON RESULTS | MOL | r 1983,<br>vror | | 1984, | 1, 1985, | 1 | 1986, | 1987) | | | | PAGE:<br>COLUMN: | 1 1 2 2 6 | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-----------------------|-----------|-----------|------------|---------------------------------------|------|-----------------------------------------------------------------------|--------------------------|-----------------------------------------|--------------|-----------------|---------------------------------------|--------------------|----------|---|---------|-------|-----------------------------------------|----------------------------------|-----------------------------------------|------------------|-----------|--| | 2 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | нхнонх | FRHOOME | <b>ν η Ο Ζ ≪ η</b> | OKM IOZHK | EME IOZEK | | 0 0 K < 0 0 K | | | 医内侧 医白口属 | 0444¢ | <b>3</b> M O | 2444 | ZM- | の資本 | 24F4m | | B > E Z | 000 | ≪ K K O B | a i o o k | HHEM ID 4 H | | | | | 6106160;<br>6106930;<br>6108950;<br>6114420;<br>61114820;<br>6115920;<br>6115930;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>61160400;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6116040;<br>6 | <br> <br> <br> | | | | | | | | | | | 00000 | | ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | | | | | | 222222222222222222222222222222222222222 | <b>ೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲೲ</b> | 888888888888888888888888888888888888888 | | | | | 613614C:<br>613671C:<br>613693C:<br>613895C:<br>613954C: | <b>0</b> | | | | 00000 | | • • • • • • • • • • • • • • • • • • • | 1111 | | 982<br>982<br>985<br>985 | | | <b>.</b> | , , , , , , , , , , , , , , , , , , , | 8 8 8 8<br>8 8 8 8 | | | 3888 | | 39888 | ,,,,,, | 38888<br>88888 | | | | | 9 | |-------| | 1989 | | ã | | | | | | 58 | | 2 | | | | 0 | | ĕ. | | • | | 10:30 | | 3 | | • | | a | | • | | | | • | | 2 | | 3 | | Fey | | | | ş | | 7 | | 94 | | | | | | | | | | Sat May 6.2 | 12:50 | 91:9 | 22:56:16 1989 | | | | T ISI | 10610 | | CORPORATION (COPYRIGHT 1983 | <u>უ</u> | JPYR. | THOI | 161 | | 1984, | | 1985, 1 | 1986, | 1987) | (2 | | _ | PAGE: 3 | 38 | |-------------|---------------|---------------|---------------|-------------|-------------|----------|--------------|-------|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|------------|--------------|----------------|------------|---------------|------------|----------|------------|---------------------|-------------|-----------|-----| | MALI | | | | | | | | | | SOFTWARE LOGI | LOGIC<br>ATION 1 | | : SIMULATOR<br>RESULTS | TOR: | | | | | | | | | 8 | COLUMN: 1 | a i | | - | - | F | · · | ۵ | 1 | × | ٥ | 1 | ! | | æ | ۵ | 3 | ۵ | 2 | 3 | ۵ | <b>*</b> | M | 0 | K | | • | | | | • н | Z | <b>«</b> | , ⊷ | <b>~</b> | 0 | <b>M</b> | Q | 24 | <u>م</u> | ~ | * | 4 | M | | | ы | < | M | > | Ω | <b>α</b> . | | <b>H</b> : | | | | * | H | <b>H</b> | G | M | S | × | œ | | | | E | H | 0 | | - | ~ | H | w | <b>闽</b> : | Ω | <b>~</b> | | | | | | M | U ( | <b>6</b> | Z | 10 | H | 16 | ļs | | - | | ļa | < < | | < - | <b>≪</b> ° | | <b>«</b> " | | Z | | 0 2 | ≃<br>ບ <b>⊭</b> | N.O. | | | | | <u>ب</u> | י ט | <b>«</b> . | ט : | 10 | <b>:</b> | <b>1</b> 2 | | B 6 | | <b>(</b> C | > | | 4 | 4 | | • | | | | <b>3</b> | 1><br>4 | | | | | | K | M 0 | A | z f | ) <b>z</b> | z (- | Z < | 9 0 | 4<br>4 H | . « | <b>a</b> | | | | | | | | | | | | . « | | | | | | 4 | | ۰ ه | : H | • ¤ | : <b>m</b> | | | , <b>20</b> | <b>~</b> | | | | | | | | | | | _ | ٠, | | | | | | | | | œ | | | | ] | | | | i | | | | : | | | | | j<br>1 | | 1 | i | | 11106166: | - | 6 | - P4 | 040 | 3££ | 000 | - | 3£ | 1 | 0 | 9ff | 4 | 0 | 40 | 1 | e<br>Q | 4 | 7 | 8 | | 00 | ø | 00 | | | | 1110673C: | • ~ | 0 | ą<br>P | <b>P</b> | 3££ | 000 | - | 311 | 1 | • | <b>316</b> | P | 0 | 4 | 1 | tp 1 | 40 | <b>-</b> | 8 | | 00 | 0 | 00 | | | | 1110866C: | - | 0 | P | P10 | 356 | 000 | - | 316 | - | • | | • | 0 | <b>4</b> | <del>,</del> | 4 | <b>4</b> | <b></b> | 8 | | 8 | a ( | 8 | | | | 1110895C: | r-4 | 0 | <b>P</b> | 04q | <b>3£</b> £ | 000 | - | 3££ | ;<br> | • · | | • | _ | Ş. | ~ · | ٠<br>و ج | <u>.</u> | | 8 8 | | 8 | <b>.</b> | 9 6 | | | | 1110954C: | 0 | 0 | <b>P</b> : | 04q | 3££ | 000 | | 376 | ;<br> | - | DEET OF THE PERSON PERS | 7 | <b>)</b> | 4 4 | - <b>-</b> | <b>9</b> | <b>4</b> | -1 F | 3 8 | 2 5 | 3 8 | n 0 | 3 8 | | | | 11114230: | ۰ . | 0 ( | 펄 . | <b>9</b> 1 | JIE<br>Jes | 900 | -1 - | 35.5 | | | | • | | ; | , | 4 - | 7 | 4 | 38 | | | n 0 | 8 8 | | | | 1111484C: | | <b>o</b> | : : | 5 6 | 355 | | 4 ~ | 366 | | | _ | | | <b>.</b> 4 | . 4 | <b>.</b> -1 | 1 2 | 1 -4 | 8 | | | . 0 | 88 | | | | 11115920: | | <b>,</b> | : 4 | 040 | 355 | 000 | | 3££ | -<br>- | | _ | | - | ÷ | <b>+</b> | 1 9 | 7 | . <del></del> | 8 | | | Ø | 00 | | | | 1111612C: | | 0 | 9 | <b>9</b> | 3££ | 000 | end | 326 | - | | 336 ( | ₽ | 7 | - | 0 | tb 1 | 7 | <b>-</b> 1 | 8 | | | a | 00 | | | | 1111697C: | 0 | 0 | • | <b>04</b> 9 | 3££ | 000 | ,<br>, | 3££ | - | | _ | Ť | ~<br>- | • | 0 | 9 | 9 | ٦, | 8 | | | Φ. | 00 | | | | 1111895C: | | 0 | <b>:</b> | 04 <b>d</b> | <b>3</b> ££ | 000 | | 3££ | ! | _ | 356 | ₩. | | = | _ | ۔<br>و | <b>9</b> | ,-4 , | 8 | | | Ф. | 8 | | | | 1112423C: | | 0 | • | 04q | 3££ | 000 | <b>~</b> | 326 | | ، <del>ب</del> | 35E | • | - · | <b>:</b> . | 0 ( | ۰ .<br>و : | <b>2</b> : | <b>-</b> | 8 | | | <b>o</b> ( | ၁ ၀ | | | | 1112895C: | | 0 | • | 04q | 3££ | 000 | -4 | 366 | <u> </u> | _ ' | 36 | • | - I | <b>.</b> | • ` | ٠<br>و : | <b>9</b> . | <b></b> | 8 | | | <b>o</b> n ( | 9 6 | | | | 1113423C: | 0 | 0 | <b>:</b> | 049 | 3££ | 000 | <b>-</b> 4 ( | 356 | | | 9ff | 4 • | - · | • | 0 ( | 9 : | <b>Q</b> ( | | 88 | 25 | 88 | <b>o</b> n <b>c</b> | 88 | | | | 1113895C: | | 0 | <b>:</b> | 04q | 3££ | 000 | ,<br>, | 326 | - ·<br>¦ | _ | TIK ( | 7 | ٦. | 2 ( | • • | 9 4 | <b>+</b> 4 | -1 e | 38 | | | n a | 3 6 | | | | 1114423C: | | 0 | <b>:</b> | 040 | 355 | 000 | -4 ¢ | SEE | | - F | 776 | • | 4 F | 2 | | 3 5 | | <b>4</b> - | 3 8 | | | N G | 3 6 | | | | 1114857C: | | 0 | • | <b>5</b> 0 | JEE | | <b>-</b> 1 - | SEE | | | 176 | P 9 | 1 - | ; ; | , , | -<br>- | 7 | • | 5 6 | | | . 0 | 3 0 | | | | 11146950: | <b>&gt;</b> ( | <b>&gt;</b> < | <b>?</b> | 5 6 | 375 | 3 6 | 4 - | 100 | | | 9££ | • | | \$ | _ | 9 | 4 | | 8 | | 8 | o o | 00 | | | | 11158850: | | • | ; | 5 6 | 36 | 000 | | 3££ | | . ~ | 336 I | <b>~</b> | - | - | • | 9 | 9 | <b>~</b> | 00 | | | a | 8 | | | | 1116423C: | | 0 | : ‡ | 940 | 3££ | 000 | - | 3££ | - | | 336 I | ¥ | <b>-</b> | ÷ | • | 1 9 | 4 | ۲, | ŏ | | | Ø | 00 | | | | 1116895C: | | 0 | - | 049 | 3££ | 000 | 7 | 3££ | 1 | _ | 1 9££ | • | ~ | ÷ | • | <del>ا</del> و | 4 | c 1 | 8 | | | ø. | 00 | | | | 1117423C: | _ | 0 | ; | <b>04</b> 0 | 3££ | 000 | - | 316 | 1 | ٠ - | 326 | ◀ . | ٦, | <b>.</b> | 0 | ત .<br>વ : | <b>ÿ</b> . | · | ŏ | | 8 | <b>a</b> ( | 0 0 | | | | 1117895C: | | 0 | • | <b>P</b> 0 | 3££ | 000 | -4 | 355 | <u>'</u> | | 136 | 4 | - · | <b>9</b> . | - `<br>- • | | ¥. | ٦, | 3 6 | | | <b>A</b> ( | 3 6 | | | | 1118423C: | | 0 | • | 04q | 3££ | 000 | ٠, | 356 | | | 116 | <b>9</b> 3 | -<br>- | • | - ` | 9 | ¥ 4 | <br>0 ( | 3 6 | | | <b>A</b> 4 | 3 6 | | | | 1118895C: | | 0 | <b>:</b> | <b>9</b> 1 | 3EE | 000 | | 35.0 | | · · | 776 | 7 | 4 ~ | 9 | · • | } | 4 | - t | 88 | | | <b>,</b> 0 | 200 | | | | 11194236: | <b>&gt;</b> | <b>-</b> | • | j 7 | 356 | 3 6 | - ۱ | 366 | | | 1 9££ | • | | 4 | | 9 | Ť | | 8 | | | • • | 00 | | | | 11204230: | | 0 | ; ; | 0 0 | 355 | 000 | • ~ | 3££ | - | . ~ | 336 1 | • | - | - | | 9 | ¥ | | 8 | | | o, | 00 | | | | 11208950: | | 0 | • | 040 | 3££ | 000 | - | 3££ | 1 | | <b>336</b> 1 | £ 4 | ~<br>~ | \$ | • | 9 | Ť | c 1 | 8 | | | σ, | 8 | | | | 11214230: | | 0 | | 04d | 3££ | 000 | · ~ | 3££ | 1 | | 336 I | <b>P</b> | 1 1 | + | 0 | 1 q | ¥ | c 1 | 8 | | | ø. | 00 | | | | 1121895C: | | 0 | : | 04d | 3££ | 000 | - | 356 | 1 | ~ · | 336 1 | • | ~ · | ‡ | 0 | 1 q | <b>ૐ</b> . | ٦, | 8 | | | <b>G</b> ( | 000 | | | | 1122423C: | | 0 | <b>:</b> | 04q | 3££ | 000 | ٦, | 355 | 1 | · | 955 | • | ~ · | <b>4</b> | _ | ٠.<br>د د | ¥ . | ri . | 88 | מר<br>מר | | <b>.</b> | 9 6 | | | | 122895C | 0 ( | 0 | ₽. | 04g | 355 | 000 | -4 <i>-</i> | 311 | 1 ! | · · | 116 I | | <br> | • | • • | 9 <del>1</del> | ŕ÷ | J | 3 8 | - ۲ | 3 8 | N Ø | 3 8 | | | | 1123423C: | | 0 | 9 | <b>7</b> 0 | 311 | 200 | 4 | SIL | į | • | 77. | • | 4 | ř | > | 1 | ŕ | 4 | 5 | \<br>1 | 3 | • | <b>&gt;</b> | | | | | | | | | | | | | SIMULATION | ATIC | | RESULTS | 20 | | | | | i | | | | | | |------------|-----|------|-----------------|--------------|-----------------|-----------|-------------|-------|------------|----------|----|---------|----|----------|--------|----|------|----|-----|----|----|------------|------------------| | H | н | H | | Q, | x | ۵ | ۵ | ¦ | | | ۵ | 3 | ۵ | 3 | 35 | | 3 | ធ | 0 | A | 60 | 4 | | | H | z | ~ | æ | 0 | ഥ | Ωı, | Δ, | è. | <b>K</b> | Ī | | 더 | < | ω<br>ω | e<br>H | - | ഥ | > | 0 | æ | ы | H | | | Z | H | H | <b>ធ</b> | တ | I | æ | œ | | | E | 7 | 0 | H | | 7 | H | | M | ۵ | × | 0 | × | | | M | ပ | | | H | | | | | | | | | < | | æ | < | | z | | 0 | ပ | ы | | | | н | - | 10 | | ıv | IM | 1< | Z | | <b>K</b> | | | | • | ~ | e | | | | * | × | 1 | | | | × | | | lΩ | Z | z | Q | | | | _ | | | | | | | | | | | <b> </b> > | | | | | æ | F | z | H | ~ | ۵ | H | ~ | | _ | | | | | | | | | | | K | | | | | | æ | <b>t</b> + & | œ | Д | æ | < | M | | ۔ | | | | | | | | | | | H | | | 3103021C: | 0 | 0 | 10 04d | 3££ | 000 | | 325 | 0 | | 000 | 00 | 10 | 8 | 0 | 00 | 10 | 0 1 | 8 | 101 | 8 | ۹ | 00 | ;<br>;<br>;<br>; | | 3103100C: | 0 | • | 10 04d | | 000 | - | 312 | 0 | _ | 0 | | 0 | 8 | _ | 00 | 0 | 0 2 | 8 | 10 | 00 | ø, | 00 | | | 3103104C: | 0 | • | 10 040 | | 000 | -1 | 3££ | Ô | | 3 | _ | 0 | 8 | - | 00 | 0 | 0 | 8 | 10 | 8 | Ø | 00 | | | 3103200C: | 0 | • | <b>10</b> 044 | ) Ef | 000 | - | 3££ | 0 | | 000 | _ | 0 | 8 | _ | 00 | 8 | | 8 | 10 | 8 | ø | 0 | | | 3103202C: | 0 | • | 1e 04d | | 000 | - | 358 | ; | _ | 2 | _ | 00 | 8 | _ | 00 | 0 | 0 00 | 8 | 10 | 8 | O | 00 | | | 3103203C: | 0 | • | te 04d | | 999 | - | H | 0 | | ŏ | _ | 00 | 8 | -4 | 8 | 0 | 000 | 8 | 10 | 00 | a | 8 | | | 3103204C: | 0 | • | 1e 04d | | 000 | | 3££ | 0 ! | - | ŏ | | 1 00 | 0 | - | 00 | 0 | 0 00 | 8 | 10 | 8 | 9 | 0 | | | 3103206C: | 0 | 0 | 10 04d | 031 | 000 | - | 3££ | 0 | | ŏ | _ | 1 00 | 8 | _ | 100 | 0 | 000 | 8 | 10 | 8 | a | 0 | | | 3103208C: | ပ | 0 | 10 04d | | 000 | - | <b>3£</b> £ | 0 | _ | <u>ح</u> | _ | 1 00 | 8 | _ | 8 | 0 | | 00 | 20 | 00 | a | 8 | | | 3103209C: | 0 | • | P\$0 •1 | | 000 | | 3££ | 0 | | <u>ح</u> | _ | 00 | 8 | _ | 00 | 0 | | 8 | 2 | 8 | O. | 8 | | | 3103222C: | 0 | • | <b>1e</b> 045 | 000 | 900 | - | 3££ | 0 | _ | ŏ | _ | 100 | 8 | - | 200 | 0 | | 8 | 10 | 8 | a | 8 | | | 3103223C: | 0 | • | 1. 041 | 000 | 000 | - | <b>3</b> [[ | 0 | _ | ŏ | _ | 100 | 0 | _ | 8 | 0 | | 8 | 10 | 8 | ø | 8 | | | 3103225C: | 0 | • | 100 | 000 | 000 | - | <b>3ff</b> | 0 | - | ŏ<br> | _ | 00 | 8 | _ | 8 | 0 | 0 00 | 8 | 10 | 8 | a | 8 | | | 3103227C: | 0 | • | <b>4</b> • 000 | 000 | 000 | - | 3££ | 0 ! | <b>~</b> | ŏ | | 00 | 0 | <u> </u> | 8 | 0 | | 8 | 10 | 8 | Ø | 8 | | | 3103274C: | 0 | • | 000 | 000 | 00 | ~ | 3fc | ŀ | _ | ŏ | _ | 7 00 | 0 | _ | 200 | 8 | | 8 | 10 | 8 | ø | 8 | | | 3103277C: | 0 | 0 | 000 | 000 | 000 | - | 000 | ł | | ŏ<br> | _ | 0 1 | 8 | <b>~</b> | 00 | 0 | 0 00 | 8 | 2 | 00 | • | 00 | | | 16105000 : | 318 | DI.A | SINULATION REAC | ED ED | REACHED MAXIMUM | SIM TIME: | ļ | NORMI | L EXIT | | | | | | | | | | | | | | | Tue May 9 10:30:58 1989 PAGE: 493 COLUMN: 1 > Program name: ssim Program version: 8.1.1.2 87/11/04 14:35:05 Options and parameters (group: name-value unit): Celsius volte = (specified) - (apacifiad) (specified) (apacified) 0.100 0.000 1 25.000 NOM 000 - SENTRY - ckpiA - paran **3** processing factor serious errors sim time unit NOSTATISTICS temperature PROJECTID TIMEBLOCK Warnabes voltage DEFLOAD DELTYPE ZGLITCH ROMCODE NOFULL BENG! CASO SE 3 delay condition delay condition delay condition delay condition delay condition delay condition diagnostics diagnostics diagnostics a rgument **Ergument** argument **a**rgument argument argument argument a rgument a rgument Files (logical, r/w, revdate, checksum, name): FILE: FINALL: P 03/08/89 14:31:00 03815946 FINALL: FINAL FILE: FINALL: B 05/06/89 22:48:17 02764366 FINALL: SCLIA FILE: FINALL: N 05/06/89 22:56:16 FINALL: NSIMIA Libraries (revision, name): LIBRARY: revision: LIBRARY: revision: LIBRARY: revision: LIBRARY: revision: LIBRARY: revision: LIBRARY: revision: --- End of Audit Trail --- ## APPENDIX B ## **SCHEMATIC DIAGRAMS** N PS2 | VIE: TIME LAT | E. MAY 9 1969 | : 16 OF 63 | | |--------------------|---------------|-----------------------------------|------------------------------------------------------| | | | SIGN | | | I BY: M. PARANJAPE | CHK'D: | | | | | E.E.) | | | | | DRAWNBY | M. PARANTAPE TITLE: M.SC. PROJECT | CHK'D: CHK'D: A DATA ACQUISITION GATE-ARRAY DESIGN | | | MODULE: DMUX4216 | | DATE: MAY 91989 | 2000 | |--|------------------------|-------------|--------------------|------| | | TITLE: M.SC. PROJECT | | A DATA ACOUISITION | | | | DRAWN BY: M. PARANIAPE | CHK'D: | | | | | | JOHA (E.E.) | | | | OF A (E.E.) | _ | | |-------------|----------------------|----------------| | | | | | | | | | | GATE-ARRAY DESIGN PV | PAGE: 20 OF 63 | MAY 9 1969 DATE: PAGE: > A DATA ACQUISITION GATE-ARRAY DESIGN TITLE: M.SC. PROJECT DRAWN BY: M. PARANJAPE CHK'D:- UOFA (E.E.) 24 OF 63 MODULE: PRE\_LATC 36 OF 63 ## APPENDIX C SIMULATION INPUT FILE THESIS. SCI SCL FOR NETWORK <FINALI> DISPLAY INTCLK-025/Z,, TRIGGER, Signal—Hex (Datain1.7, Datain1.6, Datain1.5, Datain1.4, Datain1.3, Datain1.2, Datain1.1, Datain1.0) , , , , MEM\_CNTR-LEX (U2/U1/U11/A.10, U2/U1/U11/A.9, U2/U1/U11/A.8, U2/U1/U11/A.6, U2/U1/U11/A.6, U2/U1/U11/A.5, U2/U1/U11/A.4, U2/U1/A.3, U2/U PRE\_CNTR-HEX(U2/U1/U1/A.10, U2/U1/U1/A.9, U2/U1/U1/A.8, U2/U1/U1/A.7, U2/U1/U1/A.6, U2/U1/U1/A.5, U2/U1/U1/A.4, U2/U1/U1/A.3, U2/U1/U1/A.2 POST\_CNTR-HEX (U2/U1/U1/B.10,U2/U1/U1/B.9,U2/U1/U1/B.8,U2/U1/U1/B.7,U2/U1/U1/B.6,U2/U1/U1/B.5,U2/U1/U1/B.4,U2/U1/U1/B.3,U2/U1/B. DPR\_ENAB-DIS\_CE,, DPR\_ADDR-HEX (U2/U1/U11/210, U2/U1/U11/29, U2/U1/U11/28, U2/U1/U11/27, U2/U1/U11/26, U2/U1/U11/25, U2/U1/U11/24, U2/U1/U11/23, U2/U1/U11/22 dpr\_data=hex(dpr\_data.7, dpr\_data.6, dpr\_data.5, dpr\_data.4, dpr\_data.3, dpr\_data.2, dpr\_data.1, dpr\_data.0) , DPR\_WE-U1/U22/U30/Z.... RAM\_ENAB-RAM\_CE,, RAM ADDR-HEX (U2/U1/U32/LO, U2/U1/U32/KO, U2/U1/U32/JO, U2/U1/U32/LO, U2/U1/U32/GO, U2/U1/U32/FO, U2/U1/U32/FO, U2/U1/U32/EO, U2/U1/U32/DO, DATAO-HEX (02/01/00/RAM1.7, 02/01/00/RAM1.6, 02/01/00/RAM1.5, 02/01/00/RAM1.4, 02/01/00/RAM1.3, 02/01/00/RAM1.2, 02/01/00/RAM1.1, 02/01/01/00/RAM1.1, 02/01/00/RAM1.1, 02/01/01/00/RAM1.1, 02/01/00/RAM1.1, 02/01/01/00/RAM1.1, 02/01/00/RAM1.1, 02/01/00/RAM1.1 WEO-RAM WE.O., DATA2—NEX (U2/U1/U0/RAM3.7, U2/U1/U0/RAM3.6, U2/U1/U0/RAM3.5, U2/U1/U0/RAM3.4, U2/U1/U0/RAM3.3, Ü2/U1/U0/RAM3.2, U2/U1/U0/RAM3.1, U2/U1/U0 WE2-RAM WE. 2, , DATA3-HEX (02/01/00/RAM4.7, 02/01/00/RAM4.6, 02/01/00/RAM4.5, 02/01/00/RAM4.4, 02/01/00/RAM4.3, 02/01/00/3AM4.2, 02/01/00/RAM4.1, 02/01/00 Even-Hex (Chieven. 7, Chieven. 6, Chieven. 5, Chieven. 4, Chieven. 3, Chieven. 2, Chieven. 1, Chieven. 0), - -: -: ODD-NEX (CH10DD. 7, CH10DD. 6, CH10DD. 5, CH10DD. 4, CH10DD. 3, CH10DD. 2, CH10DD. 1, CH10DD. 0), arrom-hex (arrow . 7, arrow . 6, arrow . 5, arrow . 4, arrow . 3, arrow . 2, arrow . 1, arrow . 0) , , , , , BLOCK-HEX (U1/U36/BLK3.2, U1/U36/BLK3.1, U1/U36/BLK3.0, U1/U36/BLSB),,, TIME\_VAL-HEX(U1/U36/TIME4,U1/U36/TIME3,U1/U36/TIME2,U1/U36/TIME1,U1/U36/TIME0) 213 IAL EXIT"; IAL EXIT": SINGLE WAVEFORM IN THE ENTIRE 16K MEMORY BLOCK. MARE SAMPLING RATE. THE TRIGGERING IS NOT SED IS VITAL. \*\*\*\*\*\* BLSB-0 BLK3.0-0 BLK3.1-0 BLK3.2-0 LOCK DPR-1 REL DPR-1 HOLD-1 REL-1 :` DATAIN1.0-1; ``` r roll-0; r refresh-1; r cont_capt-0; r single_shot-1; STORELEV-0; STORE-0; CLEAR-0; RECALL-0; EXECUTE-1; TRIGGER-0; XCLK-0; TIMESEL-0; EXTCLK-0; CLR_VAR-0; PRE25-0; PRE50-0; PRE100-0; UPDOWN-1; RESET-0; ``` r LOCK DPR-1; r REL DPR-1; r HOLD-1; r REL~1; F LONG REC-1; I RESET\_MODE=1; T MEM\_SEL=1; T CHICAP\_DIS=0; T BLK3.0-0; T BLK3.1-0; T BLK3.1-0; T BLK3.2-0; NOTE " CLR\_VAR=1"; XCLK=0 (250, 500, E); ``` I " THE 20 MHz. EXTERNAL CLOCK IS ENABLED"; 'ue May 9 01:02:08 1989 STATUS: BLKLOAD-1 STORELEV-1"; EXECUTE-1"; EXECUTE-0"; STATUS: STORE-0 RECALL-0"; STATUS: STORE-1"; EXECUTE-1; EXECUTE=0; FORELEV-1; IMESEL-1; IMESEL-0; KLOAD-0; LKLOAD-1; R_VAR-1; TORE-0; ECALL-0; :-1 MD-0"; ORE-1; ``` S ``` " 100000 "; ``` "TRIGGER ARRIVES HERE"; "TRIGGER ARRIVES HERE"; RIGGER-1; RIGGER-0; E "CIRCUIT IS RESET"; RESET-0; ICEL S1; IN DEMONSTRATES THE SINGLE-SHOT CAPTURE OF TWO WAVEFORMS IN A 1K AND 2K MEMORY BLOCK. SECOND CASE, STORAGE IS IN BLOCK 8 USING THE ROLL-MODE AT A 10MHZ SAMPLING RATE. NO CORMATION IS REQUIRED IN THIS SITUATION. PRE100-0; PRE25-0; PRE50-0; UPDOWN=1; EXECUTE-1; TRIGGER-0; STORELEV-0; STORE=0; CLEAR=0; RECALL-0; ROLL-0; REFRESH-1; CONT\_CAPT-1; SINGLE\_SHOT-0; LOCK DPR-1; REL DPR-1; HOLD-1; REL-1; LONG\_REC-0; RESET\_MODE-1; ``` AT 1500000: SET MEM_SEL-1; AT 1500000: SET CHICAP_DIS-0; ``` AT 1500000: SET BLK3.0-0; AT 1500000: SET BLK3.0-0; AT 1500000: SET BLK3.1-0; AT 1500000: SET BLK3.2-1; CLR\_VAR-1"; AT 1503000: NOTE " AT 1503000: SET CLR\_VAR-1; STORE-1"; CONTROL LINE STATUS: AT 1504000: NOTE" AT 1504000: SET STORE-1; AT 1504500: SET TIMESEL-1; AT 1505500: SET TIMESEL-0; BLKLOAD-0"; AT 1503500: NOTE " RESET-1 AT 1503500: SET BLKLOAD=0; AT 1503500: SET RESET=1; STORELEV-1"; BLKLOAD-1 AT 1505000: NOTE" CONTROL LINE STATUS: AT 1505000: SET BLKLOAD-1; AT 1505000: SET STORELEV-1; AT 1505500: NOTE" RECALL=0"; STORE-0 CONTROL LINE STATUS: AT 1505500: SET STORE-0; AT 1505500: SET RECALL-0; AT 1510000: NOTE " INPUT: EXECUTE-0"; AT 1510000: SET EXECUTE-0; ``` IS NOT INVOLVED IN THIS PROCESS, ****** ``` AT 6410000: SET PRE25=1; AT 6410000: SET PRE50=0; AT 6410000: SET PRE100=0; AT 6410000: SET UPDOWN-1; AT 6410000: SET EXECUTE-1; 6410000: SET TRIGGER-0; STORELEV=0; 6410000: SET CLEAR-0; 6410000: SET RECALL-1; STORE-0; 6410000: SET 6410000: SET TA TA \*\*\* 6410000: SET ROLL=0; 6410000: SET REFRESH=1; 6410000: SET CONT\_CAPT=1; 6410000: SET SINGLE\_SHOT=0; AT 6410000: SET LOCK DPR-1; AT 6410000: SET REL\_DPR-1; AT 6414000: SET STORE-1; AT 6414500: SET TIMESEL-1; AT 6415500: SET TIMESEL-0; AT 6413500: NOTE " RESET-1 BLKLOAD-0"; AT 6413500: SET BIKLOAD=0; AT 6415500: SET RESET=1; BLKLOAD-1 CONTROL LINE STATUS: 於 6415000: NOTE" STORELEV-1"; AT 6415000: SET MICLOAD-1; AT 6415000: SET STORELEV-1; STORE-0 CONTROL LINE STATUS: AT 6415500: NOTE" AT 6415500: SET STORE-0; RECALL-0"; THESIS. SCL AT 6415500: SET RECALL-0; AT 6416000: NOTE" CONTROL LINE STATUS: RECALL-1"; AT 6416000: SET RECALL-1; AT 6420000: NOTE " INPUT: EXECUTE-0"; AT 6420000: SET EXECUTE-0; AT 6421000: NOTE AT 6421000: SET EXECUTE-1; AT 6420000: NOTE " THE 20 MHz. CLOCK IS ENABLED"; AT 6420006: SEQ XCLK-0(250,500,E); **S4:** AT 12800000: TYPE "CIRCUIT IS RESET"; AT 12800000: SET RESET-0; AT 12805000: CANCEL S4; \* WHENEVER (U25/2-1) **\$2:** CALL PATS; SIMULATE FOR 1000; GOTO S2; PATS: PATTERN PAT DATAINI.7, DATAINI.6, DATAINI.5, DATAINI.4, DATAINI.3, DATAINI.2, DATAINI.1, DATAINI.0; CANCEL \$2; RETURN; SIMULATE UNTIL 16405000;