ERA

Download the full-sized PDF of Design and Implementation of 60 GHz CMOS Power AmplifiersDownload the full-sized PDF

Analytics

Share

Permanent link (DOI): https://doi.org/10.7939/R3CN6Z94N

Download

Export to: EndNote  |  Zotero  |  Mendeley

Communities

This file is in the following communities:

Graduate Studies and Research, Faculty of

Collections

This file is in the following collections:

Theses and Dissertations

Design and Implementation of 60 GHz CMOS Power Amplifiers Open Access

Descriptions

Other title
Subject/Keyword
Power Amplifier
Wireless Communication
CMOS
Millimeter Wave
Type of item
Thesis
Degree grantor
University of Alberta
Author or creator
Masoumi Farahabadi, Payam
Supervisor and department
Moez, Kambiz (Department of Electrical and Computer Engineering)
Examining committee member and department
Moez, Kambiz (Department of Electrical and Computer Engineering)
Daneshmand, Mojgan (Department of Electrical and Computer Engineering)
Han, Jie (Department of Electrical and Computer Engineering)
Barlage, Douglas (Department of Electrical and Computer Engineering)
V Dinh, Anh (Department of Electrical and Computer Engineering University of Saskatchewan)
Department
Department of Electrical and Computer Engineering
Specialization
Integrated Circuits and Systems
Date accepted
2016-02-10T09:23:30Z
Graduation date
2016-06
Degree
Doctor of Philosophy
Degree level
Doctoral
Abstract
The availability of an unlicensed 7 GHz bandwidth around 60 GHz offers great potential for establishment of high-data-rate short-range wireless communication links. Although previously left unutilized, recent advances in electronics enable the development of wireless transceivers at millimeter-wave frequencies. Despite offering a large bandwidth, the high signal attenuation caused by oxygen absorption in 60 GHz band requires the wireless transmitters to transmit signals with power as large as 27 dBm, so the receivers can detect greatly attenuated signals. Therefore, the design of power amplifiers capable of generating such large output powers proves to be a major challenge in the development of 60 GHz wireless transceivers, especially if CMOS technology is chosen for implementation of fully integrated 60 GHz wireless systems. In this dissertation, we present new architectures for power combining transformers, as well as new circuit topologies to improve the performance of 60 GHz power amplifiers implemented in CMOS technology. Although CMOS offers a higher level of integration and lower fabrication cost compared to high-speed compound semiconductor technologies, low supply and breakdown voltages, as well as operation near cutoff frequencies of MOSFETs make the design of power amplifier extremely challenging. Optimization of the efficiency/power performance of CMOS power amplifiers operating at millimeter-wave frequencies requires novelty in the design of active/passive structures. An overview on the technological advances and the challenges in millimeter-wave CMOS power amplifiers is presented by comparing previously reported active/passive power combination techniques. A comprehensive analysis and modeling of the matching circuits and on-chip spiral transformers are developed in order to estimate the passive power efficiency of the coupling circuits and power combining transformers. A new area-efficient power-combining configuration is proposed to achieve a high output power per occupied area. A 60 GHz power amplifier is fabricated utilizing the new combining technique with a measured output power of 18.8 dBm. Second we propose a new circuit topology to enable the capability of dual-mode operation. Also, a new enhancement technique is utilized in order to improve the gain-bandwidth product of cascode gain stages. Fabricated in 65 nm technology, the 60 GHz power amplifier could achieve measured maximum power added efficiency of 17.2% while delivering 18.1 dBm output power. Finally, we explore the utilization of a new dual-mode technique in a distributed active transformer power amplifier. A new power amplifier circuit topology and a new DAT layout technique is proposed in order to improve the power added efficiency and output power simultaneously. Fabricated in 65nm CMOS technology, the maximum measured gain of the 60 GHz power amplifier is 22 dB within a wide 3dB bandwidth of 14 GHz. A maximum saturated output power of 19.7 dBm is measured in high-power mode while a high power added efficiency of 25% is achieved.
Language
English
DOI
doi:10.7939/R3CN6Z94N
Rights
This thesis is made available by the University of Alberta Libraries with permission of the copyright owner solely for the purpose of private, scholarly or scientific research. This thesis, or any portion thereof, may not otherwise be copied or reproduced without the written consent of the copyright owner, except to the extent permitted by Canadian copyright law.
Citation for previous publication
1- Masoumi, Payam, Moez, Kambiz, A 60 GHz Dual Mode Distributed Active Transformer Power Amplifier in 65nm CMOS, IEEE Transactions on Very Large Scale Integration Systems, Issue 99, November 2015.2- Masoumi, Payam, Moez, Kambiz, A Dual-Mode Highly Efficient 60 GHz Power Amplifier in 65 nm CMOS, IEEE Radio Frequency Integrated Circuits Symposium, Miami, Florida, USA, pp 155-158, June 2014.3- Masoumi, Payam, Moez, Kambiz, Compact High-Power 60 GHz Power Amplifier in 65 nm CMOS, IEEE Custom Integrated Circuits Conference, San Jose, California, USA, pp 1- 4, September 2013.

File Details

Date Uploaded
Date Modified
2016-02-10T16:23:43.317+00:00
Audit Status
Audits have not yet been run on this file.
Characterization
File format: pdf (PDF/A)
Mime type: application/pdf
File size: 5202208
Last modified: 2016:06:16 16:59:53-06:00
Filename: MASOUMIFARAHABADI_PAYAM_201602_PhD.pdf
Original checksum: ca107a13ccfaeda0cde2992db5c5acd6
Activity of users you follow
User Activity Date